# Electronics Workbench' ${ }^{\prime \prime}$ 

## Multisim" 8 Simulation and Capture

Component Reference Guide

## Worldwide Technical Support and Product Information

```
ni.com
```


## National Instruments Corporate Headquarters

11500 North Mopac Expressway Austin, Texas 78759-3504 USA Tel: 5126830100

## Worldwide Offices

Australia 1800300 800, Austria 4306624579 90 0, Belgium 320275700 20, Brazil 55113262 3599, Canada 800433 3488, China 86216555 7838, Czech Republic 420224235 774, Denmark 45457626 00, Finland 38509725725 11, France 3301481424 24, Germany 4908974131 30, India 918051190000 , Israel 97203 6393737, Italy 3902 413091, Japan 8135472 2970, Korea 82023451 3400, Lebanon 961013328 28, Malaysia 1800887710 , Mexico 01800010 0793, Netherlands 310348433 466, New Zealand 0800553 322, Norway 470669076 60, Poland 4822 3390150, Portugal 351210311 210, Russia 709578368 51, Singapore 1800226 5886, Slovenia 3863425 4200, South Africa 27011805 8197, Spain 3491640 0085, Sweden 4608587895 00, Switzerland 415620051 51, Taiwan 886022377 2222, Thailand 662992 7519, United Kingdom 4401635523545

For further support information, refer to the Technical Support Resources and Professional Services page. To comment on National Instruments documentation, refer to the National Instruments Web site at ni.com/info and enter the info code feedback.

## Important Information

## Warranty

The media on which you receive National Instruments software are warranted not to fail to execute programming instructions, due to defects in materials and workmanship, for a period of 90 days from date of shipment, as evidenced by receipts or other documentation. National Instruments will, at its option, repair or replace software media that do not execute programming instructions if National Instruments receives notice of such defects during the warranty period. National Instruments does not warrant that the operation of the software shall be uninterrupted or error free.
A Return Material Authorization (RMA) number must be obtained from the factory and clearly marked on the outside of the package before any equipment will be accepted for warranty work. National Instruments will pay the shipping costs of returning to the owner parts which are covered by warranty.
National Instruments believes that the information in this document is accurate. The document has been carefully reviewed for technical accuracy. In the event that technical or typographical errors exist, National Instruments reserves the right to make changes to subsequent editions of this document without prior notice to holders of this edition. The reader should consult National Instruments if errors are suspected. In no event shall National Instruments be liable for any damages arising out of or related to this document or the information contained in it.

Except as specified herein, National Instruments makes no warranties, express or implied, and specifically disclaims any warranty of merchantability or fitness for a particular purpose. Customer's right to recover damages caused by fault or negligence on the part of National Instruments shall be limited to the amount theretofore paid by the customer. National Instruments will not be liable for damages resulting from loss of data, profits, use of products, or incidental or consequential damages, even if advised of the possibility THEREOF. This limitation of the liability of National Instruments will apply regardless of the form of action, whether in contract or tort, including negligence. Any action against National Instruments must be brought within one year after the cause of action accrues. National Instruments shall not be liable for any delay in performance due to causes beyond its reasonable control. The warranty provided herein does not cover damages, defects, malfunctions, or service failures caused by owner's failure to follow the National Instruments installation, operation, or maintenance instructions; owner's modification of the product; owner's abuse, misuse, or negligent acts; and power failure or surges, fire, flood, accident, actions of third parties, or other events outside reasonable control.

## Copyright

Under the copyright laws, this publication may not be reproduced or transmitted in any form, electronic or mechanical, including photocopying, recording, storing in an information retrieval system, or translating, in whole or in part, without the prior written consent of National Instruments Corporation.

## Trademarks

National Instruments, NI, ni.com, and LabVIEW are trademarks of National Instruments Corporation. Refer to the Terms of Use section on ni.com/legal for more information about National Instruments trademarks.

Other product and company names mentioned herein are trademarks or trade names of their respective companies.
Members of the National Instruments Alliance Partner Program are business entities independent from National Instruments and have no agency, partnership, or joint-venture relationship with National Instruments.

## Patents

For patents covering National Instruments products, refer to the appropriate location: Help»Patents in your software, the patents.txt file on your CD, or ni.com/patents.

## WARNING REGARDING USE OF NATIONAL INSTRUMENTS PRODUCTS

(1) NATIONAL INSTRUMENTS PRODUCTS ARE NOT DESIGNED WITH COMPONENTS AND TESTING FOR A LEVEL OF RELIABILITY SUITABLE FOR USE IN OR IN CONNECTION WITH SURGICAL IMPLANTS OR AS CRITICAL COMPONENTS IN ANY LIFE SUPPORT SYSTEMS WHOSE FAILURE TO PERFORM CAN REASONABLY BE EXPECTED TO CAUSE SIGNIFICANT INJURY TO A HUMAN.
(2) IN ANY APPLICATION, INCLUDING THE ABOVE, RELIABILITY OF OPERATION OF THE SOFTWARE PRODUCTS CAN BE IMPAIRED BY ADVERSE FACTORS, INCLUDING BUT NOT LIMITED TO FLUCTUATIONS IN ELECTRICAL POWER SUPPLY, COMPUTER HARDWARE MALFUNCTIONS, COMPUTER OPERATING SYSTEM SOFTWARE FITNESS, FITNESS OF COMPILERS AND DEVELOPMENT SOFTWARE USED TO DEVELOP AN APPLICATION, INSTALLATION ERRORS, SOFTWARE AND HARDWARE COMPATIBILITY PROBLEMS, MALFUNCTIONS OR FAILURES OF ELECTRONIC MONITORING OR CONTROL DEVICES, TRANSIENT FAILURES OF ELECTRONIC SYSTEMS (HARDWARE AND/OR SOFTWARE), UNANTICIPATED USES OR MISUSES, OR ERRORS ON THE PART OF THE USER OR APPLICATIONS DESIGNER (ADVERSE FACTORS SUCH AS THESE ARE HEREAFTER COLLECTIVELY TERMED "SYSTEM FAILURES"). ANY APPLICATION WHERE A SYSTEM FAILURE WOULD CREATE A RISK OF HARM TO PROPERTY OR PERSONS (INCLUDING THE RISK OF BODILY INJURY AND DEATH) SHOULD NOT BE RELIANT SOLELY UPON ONE FORM OF ELECTRONIC SYSTEM DUE TO THE RISK OF SYSTEM FAILURE. TO AVOID DAMAGE, INJURY, OR DEATH, THE USER OR APPLICATION DESIGNER MUST TAKE REASONABLY PRUDENT STEPS TO PROTECT AGAINST SYSTEM FAILURES, INCLUDING BUT NOT LIMITED TO BACK-UP OR SHUT DOWN MECHANISMS. BECAUSE EACH END-USER SYSTEM IS CUSTOMIZED AND DIFFERS FROM NATIONAL INSTRUMENTS' TESTING PLATFORMS AND BECAUSE A USER OR APPLICATION DESIGNER MAY USE NATIONAL INSTRUMENTS PRODUCTS IN COMBINATION WITH OTHER PRODUCTS IN A MANNER NOT EVALUATED OR CONTEMPLATED BY NATIONAL INSTRUMENTS, THE USER OR APPLICATION DESIGNER IS ULTIMATELY RESPONSIBLE FOR VERIFYING AND VALIDATING THE SUITABILITY OF NATIONAL INSTRUMENTS PRODUCTS WHENEVER NATIONAL INSTRUMENTS PRODUCTS ARE INCORPORATED IN A SYSTEM OR APPLICATION, INCLUDING, WITHOUT LIMITATION, THE APPROPRIATE DESIGN, PROCESS AND SAFETY LEVEL OF SUCH SYSTEM OR APPLICATION.

## Component Reference Guide

This guide contains information on the components found in Multisim 8.
The chapters in the Component Reference Guide are organized to follow the component groups that are found in the Multisim 8 databases.

## License Agreement

Please read the license agreement included in the User Guide carefully before installing and using the software contained in this package. By installing and using the software, you are agreeing to be bound by the terms of this license. If you do not agree to the terms of this license, simply return the unused software within ten days to the place where you obtained it and your money will be refunded.

## Table of Contents

## 1. Source Components

1.1 Ground ..... 1-1
1.1.1 About Grounding ..... 1-1
1.1.2 The Ground Component ..... 1-2
1.2 Digital Ground ..... 1-2
1.3 DC Voltage Source (Battery) ..... 1-2
1.3.1 Battery Background Information ..... 1-2
1.3.2 Battery Component ..... 1-3
1.4 VCC Voltage Source. ..... 1-3
1.5 DC Current Source ..... 1-4
1.6 AC Voltage Source ..... 1-4
1.7 AC Current Source ..... 1-5
1.8 Clock Source ..... 1-5
1.9 Amplitude Modulation (AM) Source ..... 1-5
1.9.1 Characteristic Equation ..... 1-6
1.10 FM Source ..... 1-6
1.10.1 FM Voltage Source ..... 1-6
1.10.2 Characteristic Equation ..... 1-7
1.10.3 FM Current Source ..... 1-7
1.10.4 Characteristic Equation ..... 1-7
1.11 FSK Source ..... 1-8
1.12 Voltage-Controlled Voltage Source ..... 1-9
1.13 Current-Controlled Voltage Source ..... 1-9
1.14 Voltage-Controlled Current Source ..... 1-10
1.15 Current-Controlled Current Source ..... 1-10
1.16 Voltage-Controlled Sine Wave ..... 1-11
1.16.1 The Component. ..... 1-11
1.16.2 Example ..... 1-11
1.17 Voltage-Controlled Square Wave ..... 1-13
1.17.1 The Component ..... 1-13
1.17.2 Example ..... 1-13
1.18 Voltage-Controlled Triangle Wave ..... 1-15
1.18.1 The Component ..... 1-15
1.18.2 Example ..... 1-15
1.19 Voltage-Controlled Piecewise Linear Source ..... 1-16
1.20 Voltage Controlled Resistor ..... 1-17
1.21 Piecewise Linear Source ..... 1-18
1.21.1 The Component ..... 1-18
1.21.1.1 Example ..... 1-18
1.21.1.2 Input Text File Specification ..... 1-19
1.21.1.3 Special Considerations ..... 1-20
1.21.2 Piecewise Linear Voltage Source ..... 1-21
1.21.3 Piecewise Linear Current Source ..... 1-21
1.22 Pulse Source ..... 1-21
1.22.1 Pulse Voltage Source ..... 1-22
1.22.2 Pulse Current Source ..... 1-23
1.23 Polynomial Source ..... 1-23
1.23.1 Output Voltage Characteristic Equation ..... 1-24
1.24 Exponential Source ..... 1-24
1.24.1 Exponential Voltage Source ..... 1-25
1.24.2 Exponential Current Source ..... 1-26
1.25 Nonlinear Dependent Source ..... 1-26
1.26 Controlled One-Shot ..... 1-27
1.27 Magnetic Flux Source ..... 1-28
1.28 Magnetic Flux Generator ..... 1-28
1.29 Multiplier ..... 1-29
1.29.1 Characteristic Equation ..... 1-31
1.29.2 Multiplier Parameters and Defaults ..... 1-31
1.30 Divider ..... 1-31
1.30.1 Characteristic Equation ..... 1-33
1.30.2 Divider Parameters and Defaults ..... 1-33
1.31 Transfer Function Block ..... 1-34
1.31.1 Characteristic Equation ..... 1-34
1.31.2 Transfer Function Block Parameters and Defaults ..... 1-35
1.32 Voltage Gain Block ..... 1-36
1.32.1 Characteristic Equation ..... 1-37
1.32.2 Voltage Gain Block Parameters and Defaults ..... 1-37
1.33 Voltage Differentiator ..... 1-38
1.33.1 Investigations ..... 1-38
1.33.1.1 Sine wave ..... 1-38
1.33.1.2 Triangle waveforms ..... 1-38
1.33.1.3 Square waves ..... 1-39
1.33.2 Characteristic Equation ..... 1-40
1.33.3 Voltage Differentiator Parameters and Defaults ..... 1-40
1.34 Voltage Integrator ..... 1-40
1.34.1 Investigations ..... 1-41
1.34.2 Characteristic Equation ..... 1-41
1.34.3 Voltage Integrator Parameters and Defaults ..... 1-42
1.35 Voltage Hysteresis Block ..... 1-42
1.35.1 Hysteresis Block Parameters and Defaults ..... 1-43
1.36 Voltage Limiter ..... 1-44
1.36.1 Characteristic Equation ..... 1-45
1.36.2 Voltage Limiter Parameters and Defaults ..... 1-45
1.37 Current Limiter Block ..... 1-45
1.37.1 Current Limiter Parameters and Defaults ..... 1-47
1.38 Voltage-Controlled Limiter ..... 1-48
1.38.1 Voltage-Controlled Limiter Parameters and Defaults ..... 1-49
1.39 Voltage Slew Rate Block ..... 1-50
1.39.1 Voltage Slew Rate Block Parameters and Defaults ..... 1-51
1.40 Three-Way Voltage Summer ..... 1-52
1.40.1 Charactistic Equation ..... 1-53
1.40.2 Summer Parameters and Defaults ..... 1-54
1.41 Three Phase Delta ..... 1-54
1.42 Three Phase Wye ..... 1-54
1.43 Thermal Noise Source ..... 1-55

## 2. Basic Components

2.1 Connectors ..... 2-1
2.2 Rated Virtual Components ..... 2-1
2.3 Sockets ..... 2-2
2.4 Switch ..... 2-2
2.5 Resistor ..... 2-3
2.5.1 Resistor: Background Information ..... 2-4
2.5.2 About Resistance ..... 2-4
2.5.3 Characteristic Equation ..... 2-4
2.5.4 Resistor Virtual ..... 2-5
2.6 Capacitor ..... 2-5
2.6.1 Capacitor: Background Information ..... 2-6
2.6.2 Characteristic Equation ..... 2-6
2.6.3 DC Model ..... 2-6
2.6.3.1 Time-Domain Model ..... 2-6
2.6.4 AC Frequency Model ..... 2-7
2.6.5 Capacitor Virtual ..... 2-8
2.7 Inductor ..... 2-8
2.7.1 Inductor: Background Information ..... 2-8
2.7.2 Characteristic Equation ..... 2-9
2.7.3 DC Model ..... 2-9
2.7.4 Time-Domain Model ..... 2-9
2.7.5 AC Frequency Model ..... 2-10
2.7.6 Inductor Virtual ..... 2-10
2.8 Transformer ..... 2-11
2.8.1 Characteristic Equation ..... 2-11
2.8.2 Ideal Transformer Model Parameters and Defaults ..... 2-12
2.9 Nonlinear Transformer ..... 2-12
2.9.1 Customizing ..... 2-12
2.9.2 Nonlinear Transformer Parameters and Defaults ..... 2-13
2.10 Relay ..... 2-14
2.10.1 Model ..... 2-14
2.10.2 Characteristic Equation ..... 2-15
2.11 Variable Capacitor ..... 2-15
2.11.1 The Component ..... 2-15
2.11.2 Characteristic Equation and Model ..... 2-16
2.11.3 Virtual Variable Capacitor ..... 2-16
2.12 Variable Inductor. ..... 2-16
2.12.1 The Component. ..... 2-16
2.12.2 Characteristic Equation and Model ..... 2-16
2.12.3 Virtual Variable Inductor ..... 2-17
2.13 Potentiometer ..... 2-17
2.13.1 The Component ..... 2-17
2.13.2 Characteristic Equation and Model ..... 2-18
2.13.3 Virtual Potentiometer ..... 2-18
2.14 Pullup ..... 2-18
2.15 Resistor Packs ..... 2-18
2.16 Magnetic Core ..... 2-19
2.16.1 Characteristic Equation ..... 2-19
2.16.2 Magnetic Core Parameters and Defaults ..... 2-20
2.17 Coreless Coil ..... 2-20
2.17.1 Characteristic Equation ..... 2-21
2.17.2 Coreless Coil Parameters and Defaults ..... 2-21
2.18 Z Loads ..... 2-21
2.18.1 A+jB Block ..... 2-21
2.18.2 A-jB Block ..... 2-22
2.18.3 Z Load 1 ..... 2-22
2.18.4 Z Load 1 Delta ..... 2-22
2.18.5 Z Load 1 Wye ..... 2-23
2.18.6 Z Load 2 ..... 2-23
2.18.7 Z Load 2 Delta ..... 2-23
2.18.8 Z Load 2 Wye ..... 2-24
2.18.9 Z Load 3 ..... 2-24
3. Diodes
3.1 Diode ..... 3-1
3.1.1 Diodes: Background Information ..... 3-1
3.1.2 DC Model ..... 3-2
3.1.3 Time-Domain Model ..... 3-3
3.1.4 AC Small-Signal Model ..... 3-4
3.1.5 Diode Parameters and Defaults ..... 3-4
3.2 Pin Diode ..... 3-5
3.2.1 Photo Diode Application ..... 3-6
3.3 Zener Diode ..... 3-6
3.3.1 DC Model ..... 3-6
3.3.2 Zener Diode Parameters and Defaults ..... 3-7
3.4 LED (Light-Emitting Diode) ..... 3-8
3.4.1 Background Information ..... 3-9
3.4.2 LED Parameters and Defaults ..... 3-9
3.5 Full-Wave Bridge Rectifier ..... 3-10
3.5.1 Characteristic Equation ..... 3-10
3.5.2 Model ..... 3-10
3.5.3 Full-Wave Bridge Rectifier Parameters and Defaults ..... 3-11
3.6 Schottky Diode ..... 3-12
3.7 Silicon-Controlled Rectifier ..... 3-12
3.7.1 Model ..... 3-13
3.7.2 Time-Domain Model ..... 3-13
3.7.3 AC Small-Signal Model ..... 3-14
3.7.4 SCR Parameters and Defaults ..... 3-14
3.8 DIAC ..... 3-14
3.8.1 DC Model ..... 3-15
3.8.2 Time-Domain and AC Small-Signal Models ..... 3-15
3.8.3 DIAC Parameters and Defaults ..... 3-16
3.9 TRIAC ..... 3-16
3.9.1 Model ..... 3-16
3.10 Varactor Diode ..... 3-18
4. Transistors
4.1 BJT (NPN \& PNP) ..... 4-1
4.1.1 Characteristic Equations ..... 4-2
4.1.2 Time-Domain Model ..... 4-4
4.1.3 AC Small-Signal Model ..... 4-5
4.1.4 BJT Model Parameters and Defaults ..... 4-6
4.2 Resistor Biased BJT (NPN \& PNP) ..... 4-8
4.3 Darlington Transistor (NPN \& PNP) ..... 4-8
4.3.1 DC Bias Model ..... 4-9
4.3.2 AC Model. ..... 4-9
4.3.2.1 AC Input Impedance ..... 4-9
4.3.2.2 AC Current Gain ..... 4-10
4.4 BJT Array ..... 4-10
4.4.1 General-purpose PNP Transistor Array ..... 4-10
4.4.2 NPN/PNP Transistor Array ..... 4-11
4.4.3 General-purpose High-current NPN Transistor Array ..... 4-11
4.5 P-Channel MOSFET ..... 4-11
4.6 N-Channel MOSFET ..... 4-11
4.7 MOSFET ..... 4-12
4.7.1 Depletion MOSFETs ..... 4-12
4.7.2 Enhancement MOSFETs ..... 4-12
4.7.3 DC Model ..... 4-13
4.7.4 Time-Domain Model ..... 4-14
4.7.5 AC Small-Signal Model ..... 4-14
4.7.6 MOSFET Level 1 Model Parameters and Defaults ..... 4-15
4.8 MOSFET Thermal Model ..... 4-16
4.9 JFETs (Junction FETs) ..... 4-18
4.9.1 DC Model ..... 4-18
4.9.2 JFET Model Parameters and Defaults ..... 4-20
4.10 Power MOSFET (N/P) ..... 4-21
4.11 Power MOSFET Complementary ..... 4-21
4.12 N-Channel \& P-Channel GaAsFET ..... 4-21
4.12.1 Model and Characteristic Equations ..... 4-22
4.12.2 GaAsFET Parameters and Defaults ..... 4-23
4.13 IGBT ..... 4-23
4.14 Unijunction Transistors ..... 4-24
5. Analog Components
5.1 Opamp ..... 5-1
5.1.1 Opamp Model Parameters ..... 5-1
5.1.2 Ideal Opamp Model ..... 5-1
5.1.3 Opamp: Background Information ..... 5-2
5.1.4 Opamp: Simulation Models ..... 5-3
5.1.4.1 L1 Simulation Model ..... 5-3
5.1.4.2 L2 Simulation Model ..... 5-5
5.1.4.3 L3 Simulation Model ..... 5-8
5.1.4.4 L4 Simulation Model ..... 5-8
5.2 Norton Opamp ..... 5-8
5.2.1 The Component ..... 5-8
5.2.2 Norton Opamp: Simulation models ..... 5-8
5.3 Comparator ..... 5-9
5.3.1 The Component ..... 5-9
5.3.2 Comparator: Simulation models ..... 5-10
5.3.3 Comparator Parameters and Defaults ..... 5-11
5.4 Wide Band Amplifier ..... 5-11
5.4.1 The Component ..... 5-12
5.4.2 Wide Band Amplifier: Simulation models ..... 5-12
5.5 Special Function ..... 5-12
5.5.1 The Component ..... 5-12
5.5.2 Special Function: Simulation models ..... 5-13
6. TTL
6.1 Standard TTL. ..... 6-1
6.2 Schottky TTL ..... 6-1
6.3 Low-Power Schottky TTL. ..... 6-2
6.4 74xx ..... 6-2
6.4.1 $74 \times x 00$ (Quad 2-In NAND) ..... 6-2
6.4.2 74xx01 (Quad 2-In NAND) ..... 6-3
6.4.3 74xx02 (Quad 2-In NOR) ..... 6-3
6.4.4 74xx03 (Quad 2-In NAND (Ls-OC)) ..... 6-3
6.4.5 74xx04 (Hex INVERTER). ..... 6-4
6.4.6 74xx05 (Hex INVERTER (OC)) ..... 6-4
6.4.7 74xx06 (Hex INVERTER (OC)) ..... 6-5
6.4.8 $74 \times x 07$ (Hex BUFFER (OC)) ..... 6-5
6.4.9 74xx08 (Quad 2-In AND) ..... 6-5
6.4.10 74xx09 (Quad 2-In AND (OC)) ..... 6-6
6.4.11 74xx10 (Tri 3-In NAND) ..... 6-6
6.4.12 74xx100 (8-Bit Bist Latch) ..... 6-7
6.4.13 74xx107 (Dual JK FF(clr)) ..... 6-7
6.4.14 74xx109 (Dual JK FF (+edge, pre, clr)) ..... 6-8
6.4.15 74xx11 (Tri 3-In AND) ..... 6-8
6.4.16 74xx112 (Dual JK FF(-edge, pre, clr)) ..... 6-9
6.4.17 $74 x x 113$ (Dual JK MS-SLV FF (-edge, pre)) ..... 6-10
6.4.18 $74 x x 114$ (Dual JK FF (-edge, pre, com clk \& clr)) ..... 6-10
6.4.19 74xx116 (Dual 4-bit latches (clr)) ..... 6-11
6.4.20 74xx12 (Tri 3-In NAND (OC)) ..... 6-11
6.4.21 $74 x x 125$ (Quad bus BUFFER w/3-state Out) ..... 6-12
6.4.22 74xx126 (Quad bus BUFFER w/3-state Out) ..... 6-12
6.4.23 74xx13 (Dual 4-In NAND (Schmitt)) ..... 6-12
6.4.24 74xx132 (Quad 2-In NAND (Schmitt)) ..... 6-13
6.4.25 74xx133 (13-In NAND) ..... 6-13
6.4.26 74xx134 (12-In NAND w/3-state Out) ..... 6-13
6.4.27 74xx135 (Quad Ex-OR/NOR Gate) ..... 6-14
6.4.28 74xx136 (Quad 2-in Exc-OR gate) ..... 6-14
6.4.29 74xx138 (3-to-8 Dec). ..... 6-14
6.4.30 74xx139 (Dual 2-to-4 Dec/DEMUX) ..... 6-15
6.4.31 74xx14 (Hex INVERTER (Schmitt)) ..... 6-15
6.4.32 74xx145 (BCD-to-Decimal Dec) ..... 6-16
6.4.33 74xx147 (10-to-4 Priority Enc). ..... 6-17
6.4.34 74xx148 (8-to-3 Priority Enc) ..... 6-17
6.4.35 74xx15 (3 3-Input AND) ..... 6-18
6.4.36 74xx150 (1-of-16 Data Sel/MUX) ..... 6-18
6.4.37 74xx151 (1-of-8 Data Sel/MUX) ..... 6-19
6.4.38 74xx152 (Data Sel/MUX). ..... 6-19
6.4.39 74xx153 (Dual 4-to-1 Data Sel/MUX) ..... 6-20
6.4.40 74xx154 (4-to-16 Dec/DEMUX) ..... 6-20
6.4.41 74xx155 (Dual 2-to-4 Dec/DEMUX) ..... 6-21
6.4.42 74xx156 (Dual 2-to-4 Dec/DEMUX (OC)) ..... 6-22
6.4.43 74xx157 (Quad 2-to-1 Data Sel/MUX) ..... 6-22
6.4.44 74xx158 (Quad 2-to-1 Data Sel/MUX) ..... 6-23
6.4.45 74xx159 (4-to-16 Dec/DEMUX (OC)) ..... 6-23
6.4.46 74xx16 (Hex INVERTER (OC)) ..... 6-24
6.4.47 74xx160 (Sync 4-bit Decade Counter (clr)) ..... 6-25
6.4.48 74xx161 (Sync 4-bit Bin Counter) ..... 6-25
6.4.49 74xx162 (Sync 4-bit Decade Counter) ..... 6-26
6.4.50 74xx163 (Sync 4-bit Binary Counter) ..... 6-27
6.4.51 74xx164 (8-bit Parallel-Out Serial Shift Reg) ..... 6-28
6.4.52 74xx165 (Parallel-load 8-bit Shift Reg) ..... 6-28
6.4.53 74xx166 (Parallel-load 8-bit Shift Reg) ..... 6-29
6.4.54 74xx169 (Sync 4-bit up/down Binary Counter) ..... 6-29
6.4.55 74xx17 (Hex BUFFER (OC)) ..... 6-30
6.4.56 74xx173 (4-bit D-type Reg w/3-state Out). ..... 6-30
6.4.57 74xx174 (Hex D-type FF (clr)) ..... 6-30
6.4.58 74xx175 (Quad D-type FF (clr)) ..... 6-31
6.4.59 74xx180 (9-bit Odd/even Par GEN) ..... 6-31
6.4.60 74xx181 (Alu/Function Generator) ..... 6-32
6.4.61 74xx182 (Look-ahead Carry GEN) ..... 6-33
6.4.62 74xx190 (Sync BCD up/down Counter) ..... 6-35
6.4.63 74xx191 (Sync 4-bit up/down Counter) ..... 6-36
6.4.64 74xx192 (Sync BCD Up/down Counter) ..... 6-36
6.4.65 74xx193 (Sync 4-bit Bin Up/down Counter) ..... 6-37
6.4.66 74xx194 (4-bit Bidirect Univ. Shift Reg) ..... 6-38
6.4.67 74xx195 (4-bit Parallel-Access Shift Reg) ..... 6-38
6.4.68 74xx198 (8-bit Shift Reg (shl/shr ctrl)) ..... 6-39
6.4.69 74xx199 (8-bit Shift Reg (sh/ld ctrl)) ..... 6-40
6.4.70 74xx20 (Dual 4-In NAND) ..... 6-41
6.4.71 74xx21 (Dual 4-In AND) ..... 6-41
6.4.72 74xx22 (Dual 4-In NAND (OC)) ..... 6-42
6.4.73 74xx238 (3-to-8 line Dec/DEMUX) ..... 6-42
6.4.74 74xx24 (Dual 4-input NAND Schmitt) ..... 6-43
6.4.75 74xx240 (Octal BUFFER w/3-state Out) ..... 6-43
6.4.76 74xx241 (Octal BUFFER w/3-state Out) ..... 6-43
6.4.77 $74 \times x 244$ (Octal BUFFER w/3-state Out) ..... 6-43
6.4.78 74xx246 (BCD-to-seven segment dec) ..... 6-44
6.4.79 74xx247 (BCD-to-seven segment dec) ..... 6-45
6.4.80 74xx248 (BCD-to-seven segment dec) ..... 6-46
6.4.81 74xx249 (BCD-to-seven segment dec) ..... 6-48
6.4.82 74xx25 (Dual 4-In NOR w/Strobe) ..... 6-49
6.4.83 74xx251 (Data Sel/MUX w/3-state Out) ..... 6-49
6.4.84 74xx253 (Dual 4-to-1 Data Sel/MUX w/3-state Out) ..... 6-50
6.4.85 74xx257 (Quad 2-to-1 line Data Sel/MUX) ..... 6-51
6.4.86 74xx258 (Quad 2-to-1 line Data Sel/MUX) ..... 6-51
6.4.87 74xx259 (8-bit Latch) ..... 6-52
6.4.88 74xx26 (Quad 2-In NAND (OC)) ..... 6-52
6.4.89 74xx266 (Quad 2-In XNOR (OC)) ..... 6-52
6.4.90 74xx27 (Tri 3-In NOR) ..... 6-53
6.4.91 74xx273 (Octal D-type FF) ..... 6-54
6.4.92 74xx279 (Quad SR latches) ..... 6-54
6.4.93 74xx28 (Quad 2-In NOR) ..... 6-54
6.4.94 74xx280 (9-bit odd/even parity generator/checker) ..... 6-55
6.4.95 74xx283 (4-bit Bin Full Add) ..... 6-55
6.4.96 74xx290 (Decade Counter) ..... 6-55
6.4.97 74xx293 (4-bit Binary Counter) ..... 6-56
6.4.98 74xx298 (Quad 2-In MUX) ..... 6-56
6.4.99 74xx30 (8-In NAND) ..... 6-57
6.4.100 74xx32 (Quad 2-In OR) ..... 6-57
6.4.101 74xx33 (Quad 2-In NOR (OC)) ..... 6-58
6.4.102 74xx350 (4-bit Shifter w/3-state Out). ..... 6-58
6.4.103 74xx351 (Dual Data Sel/MUX w/3-state Out) ..... 6-59
6.4.104 74xx352 (Dual 4-to-1 Data Sel/MUX) ..... 6-59
6.4.105 74xx353 (Dual 4-to-1 Data Sel/MUX w/3-state Out) ..... 6-60
6.4.106 74xx365 (Hex Buffer/Driver w/3-state) ..... 6-60
6.4.107 74xx366 (Hex Inverter Buffer/Driver w/3-state) ..... 6-61
6.4.108 74xx367 (Hex Buffer/Driver w/3-state) ..... 6-61
6.4.109 74xx368 (Hex Inverter Buffer/Driver w/3-state) ..... 6-62
6.4.110 74xx37 (Quad 2-In NAND) ..... 6-62
6.4.111 74xx373 (Octal D-type Transparent Latches) ..... 6-63
6.4.112 74xx374 (Octal D-type FF (+edge)) ..... 6-63
6.4.113 74xx375 (4-bit Bistable Latches) ..... 6-64
6.4.114 74xx377 (Octal D-type FF w/en) ..... 6-64
6.4.115 74xx378 (Hex D-type FF w/en) ..... 6-65
6.4.116 74xx379 (Quad D-type FF w/en) ..... 6-65
6.4.117 74xx38 (Quad 2-In NAND (OC)) ..... 6-65
6.4.118 74xx39 (Quad 2-In NAND (OC)) ..... 6-66
6.4.119 74xx390 (Dual Div-by-2, Div-by-5 Counter) ..... 6-66
6.4.120 74xx393 (Dual 4-bit Binary Counter) ..... 6-68
6.4.121 74xx395 (4-bit Cascadable Shift Reg w/3-state Out) ..... 6-69
6.4.122 74xx40 (Dual 4-In NAND) ..... 6-69
6.4.123 74xx42 (4-BCD to 10-Decimal Dec) ..... 6-70
6.4.124 74xx43 (Exc-3-to-Decimal Dec) ..... 6-71
6.4.125 74xx44 (Exc-3-Gray-to-Decimal Dec) ..... 6-72
6.4.126 74425 (Quad Bus Buffer with 3-State) ..... 6-72
6.4.127 74426 (Quad Bus Buffer with 3-State) ..... 6-72
6.4.128 74xx445 (BCD-to-Decimal Dec) ..... 6-73
6.4.129 74xx45 (BCD-to-Decimal Dec) ..... 6-74
6.4.130 74xx46 (BCD-to-seven segment dec) ..... 6-74
6.4.131 74xx465 (Octal BUFFER w/3-state Out) ..... 6-76
6.4.132 74xx466 (Octal BUFFER w/3-state Out) ..... 6-76
6.4.133 74xx47 (BCD-to-seven segment dec) ..... 6-76
6.4.134 74xx48 (BCD-to-seven segment dec) ..... 6-78
6.4.135 74xx51 (AND-OR-INVERTER) ..... 6-79
6.4.136 74xx521 (8-Bit Identity Comparitor) ..... 6-80
6.4.137 74xx533 (Octal D-Latch with inverted O/Ps) ..... 6-80
6.4.138 74xx534 (Octal Flip-Flop with inverted Latches) ..... 6-81
6.4.139 74xx54 (4-wide AND-OR-INVERTER) ..... 6-81
6.4.140 74xx55 (2-wide 4-In AND-OR-INVERTER) ..... 6-82
6.4.141 74xx573 (Octal D-type Latch) ..... 6-82
6.4.142 74xx574 (Octal D-type Flip-Flop) ..... 6-83
6.4.143 74xx640 (Octal Bus Transceiver) ..... 6-83
6.4.144 74xx645 (Octal Bus Transceiver) ..... 6-84
6.4.145 74xx69 (Dual 4-bit Binary Counter) ..... 6-84
6.4.146 74xx72 (AND-gated JK MS-SLV FF (pre, clr)) ..... 6-84
6.4.147 74xx73 (Dual JK FF (clr)) ..... 6-85
6.4.148 74xx74 (Dual D-type FF (pre, clr)) ..... 6-85
6.4.149 74xx75 (4-bit Bistable Latches) ..... 6-86
6.4.150 74xx76 (Dual JK FF (pre, clr)) ..... 6-86
6.4.151 74xx77 (4-bit Bistable Latches) ..... 6-87
6.4.152 74xx78 (Dual JK FF (pre, com clk \& clr)) ..... 6-87
6.4.153 74xx82 (2-bit Bin Full Adder) ..... 6-89
6.4.154 74xx821 (10-Bit D-type Flip-Flop) ..... 6-89
6.4.155 74xx823 (9-Bit D-type Flip-Flop) ..... 6-90
6.4.156 74xx825 (8-Bit D-Type Flip-Flop) ..... 6-91
6.4.157 74xx827 (10-Bit Buffers/Line Drivers) ..... 6-92
6.4.158 74xx828 (10-Bit Buffers/Line Drivers) ..... 6-93
6.4.159 74xx83 (4-bit Bin Full Adder) ..... 6-93
6.4.160 74xx85 (4-bit Mag COMP) ..... 6-94
6.4.161 74xx86 (Quad 2-In XOR) ..... 6-94
6.4.162 74xx90 (Decade Counter) ..... 6-95
6.4.163 74xx91 (8-bit Shift Reg) ..... 6-95
6.4.164 74xx92 (Divide-by-twelve Counter) ..... 6-96
6.4.165 74xx93 (4-bit Binary Counter) ..... 6-97
7. CMOS
7.1 CMOS Overview ..... 7-1
7.1.1 Power-Supply Voltage ..... 7-2
7.1.2 Logic Voltage Levels ..... 7-2
7.1.3 Noise Margins ..... 7-2
7.1.4 Power Dissipation ..... 7-2
7.24000 Series ICs ..... 7-2
7.2.1 4000 (Dual 3-In NOR and INVERTER) ..... 7-3
7.2.2 4001 (Quad 2-In NOR) ..... 7-3
7.2.3 4002 (Dual 4-In NOR) ..... 7-4
7.2.4 4007 (Dual Com Pair/Inv) ..... 7-4
7.2.5 4008 (4-bit Binary Full Adder) ..... 7-5
7.2.6 4010 (Hex BUFFER) ..... 7-6
7.2.7 40106 (Hex INVERTER (Schmitt)) ..... 7-6
7.2.8 4011 (Quad 2-In NAND) ..... 7-7
7.2.9 4012 (Dual 4-In NAND) ..... 7-7
7.2.10 4013 (Dual D-type FF (+edge)) ..... 7-8
7.2.11 4014 (8-bit Static Shift Reg) ..... 7-9
7.2.12 4015 (Dual 4-bit Static Shift Reg) ..... 7-10
7.2.13 40160 (4-bit Dec Counter) ..... 7-11
7.2.14 40161 (4-bit Bin Counter) ..... 7-12
7.2.15 40162 (4-bit Dec Counter) ..... 7-13
7.2.16 40163 (4-bit Bin Counter) ..... 7-13
7.2.17 4017 (5-stage Johnson Counter). ..... 7-14
7.2.18 40174 (Hex D-type Flip-flop) ..... 7-15
7.2.19 40175 (Quad D-type Flip-flop) ..... 7-16
7.2.20 4018 (5-stage Johnson Counter) ..... 7-17
7.2.21 4019 (Quad 2-In MUX) ..... 7-18
7.2.22 40192 (4-bit Dec Counter) ..... 7-19
7.2.23 40193 (4-bit Bin Counter) ..... 7-19
7.2.24 40194 (4-bit Shift Register) ..... 7-20
7.2.25 40195 (4-bit Shift Register) ..... 7-20
7.2.26 4020 (14-stage Bin Counter) ..... 7-21
7.2.27 4021 (8-bit Static Shift Register) ..... 7-21
7.2.28 4023 (Tri 3-In NAND) ..... 7-22
7.2.29 4024 (7-stage Binary Counter) ..... 7-23
7.2.30 40240 (Octal Inv Buffer) ..... 7-23
7.2.31 40244 (Octal Non-inv Buffer) ..... 7-24
7.2.32 40245 (Octal Bus Transceiver) ..... 7-24
7.2.33 4025 (Tri 3-In NOR). ..... 7-24
7.2.34 4027 (Dual JK FF (+edge, pre, clr)) ..... 7-25
7.2.35 4028 (1-of-10 Dec) ..... 7-26
7.2.36 4029 (4-bit Bin/BCD Dec Counter) ..... 7-27
7.2.37 4030 (Quad 2-In XOR) ..... 7-28
7.2.38 4032 (Triple Serial Adder) ..... 7-29
7.2.39 4035 (4-bit Shift Register) ..... 7-29
7.2.40 40373 (Octal Trans Latch) ..... 7-31
7.2.41 40374 (Octal D-type Flip-flop) ..... 7-32
7.2.42 4038 (Triple Serial Adder) ..... 7-32
7.2.43 4040 (12-stage Binary Counter) ..... 7-33
7.2.44 4041 (Quad True/Complement BUFFER) ..... 7-33
7.2.45 4042 (Quad D-latch) ..... 7-34
7.2.46 4043 (Quad RS latch w/3-state Out) ..... 7-35
7.2.47 4044 (Quad RS latch w/3-state Out) ..... 7-35
7.2.48 4049 (Hex INVERTER) ..... 7-36
7.2.49 4050 (Hex BUFFER) ..... 7-36
7.2.50 4060 (14-Stage Binary Counter \& Osc) ..... 7-37
7.2.51 4066 (Quad Analog Switches) ..... 7-37
7.2.52 4068 (8-In NAND) ..... 7-38
7.2.53 4069 (Hex INVERTER) ..... 7-38
7.2.54 4070 (Quad 2-In XOR) ..... 7-39
7.2.55 4071 (Quad 2-In OR) ..... 7-39
7.2.56 4072 (Dual 4-In OR) ..... 7-40
7.2.57 4073 (Tri 3-In AND) ..... 7-41
7.2.58 4075 (Tri 3-In OR) ..... 7-42
7.2.59 4076 (Quad D-type Reg w/3-state Out) ..... 7-43
7.2.60 4077 (Quad 2-In XNOR) ..... 7-43
7.2.61 4078 (8-In NOR) ..... 7-44
7.2.62 4081 (Quad 2-In AND) ..... 7-45
7.2.63 4082 (Dual 4-In AND) ..... 7-46
7.2.64 4085 (Dual 2-Wide 2-In AND-OR-INVERTER) ..... 7-47
7.2.65 4086 (4-Wide 2-In AND-OR-INVERTER) ..... 7-49
7.2.66 4093 (Quad 2-In NAND (Schmitt)) ..... 7-49
7.2.67 4094 (8-stage Serial Shift Register) ..... 7-50
7.2.68 4099 (8-bit Latch) ..... 7-51
7.2.69 4502 (Strobed hex INVERTER) ..... 7-51
7.2.70 4503 (Tri-state hex BUFFER w/Strobe) ..... 7-52
7.2.71 4508 (Dual 4-bit latch) ..... 7-52
7.2.72 4510 (BCD up/down Counter) ..... 7-53
7.2.73 4511(BCD-to-seven segment latch/Dec) ..... 7-54
7.2.74 4512 (8-In MUX w/3-state Out) ..... 7-55
7.2.75 4514 (1-of-16 Dec/DEMUX w/Input latches) ..... 7-57
7.2.76 4515 (1-of-16 Dec/DEMUX w/Input latches) ..... 7-58
7.2.77 4516 (Binary up/down Counter) ..... 7-59
7.2.78 4518 (Dual BCD Counter) ..... 7-59
7.2.79 4519 (Quad Multiplexer) ..... 7-60
7.2.80 4520 (Dual Binary Counter) ..... 7-60
7.2.81 4522 (4-bit BCD Down Counter) ..... 7-61
7.2.82 4526 (4-bit Bin Down Counter) ..... 7-61
7.2.83 4531 (13-input Checker/Generator) ..... 7-62
7.2.84 4532 (8-bit Priority Enc) ..... 7-63
7.2.85 4539 (Dual 4-input Multiplexer) ..... 7-64
7.2.86 4543 (BCD-to-seven segment latch/dec/driver) ..... 7-64
7.2.87 4544 (BCD-to-seven segment latch/dec) ..... 7-66
7.2.88 4555 (Dual 1-of-4 Dec/DEMUX) ..... 7-67
7.2.89 4556 (Dual 1-of-4 Dec/DEMUX) ..... 7-68
7.2.90 4585 (4-bit Comparator) ..... 7-69
7.3 Tiny Logic ..... 7-70
7.3.1 NC7S00 ..... 7-70
7.3.2 NC7S02 ..... 7-70
7.3.3 NC7S04 ..... 7-71
7.3.4 NC7S08 ..... 7-71
7.3.5 NC7S32 ..... 7-71
7.3.6 NC7S86 ..... 7-72
7.3.7 NC7ST00. ..... 7-72
7.3.8 NC7ST02. ..... 7-73
7.3.9 NC7ST04. ..... 7-73
7.3.10 NC7ST08. ..... 7-73
7.3.11 NC7ST32. ..... 7-74
7.3.12 NC7ST86. ..... 7-74
7.3.13 NC7SU04 ..... 7-75
7.3.14 NC7SZ00. ..... 7-75
7.3.15 NC7SZ02. ..... 7-75
7.3.16 NC7SZ04. ..... 7-76
7.3.17 NC7SZ05. ..... 7-76
7.3.18 NC7SZ08. ..... 7-77
7.3.19 NC7SZ125. ..... 7-77
7.3.20 NC7SZ126. ..... 7-77
7.3.21 NC7SZ32. ..... 7-78
7.3.22 NC7SZ38. ..... 7-78
7.3.23 NC7SZ86. ..... 7-78
7.3.24 NC7SZU04 ..... 7-79
8. Misc. Digital Components
8.1 TIL Components ..... 8-1
8.1.1 AND Gate ..... 8-1
8.1.2 OR Gate ..... 8-2
8.1.3 NOT Gate ..... 8-3
8.1.4 NOR Gate ..... 8-3
8.1.5 NAND Gate ..... 8-4
8.1.6 XOR Gate (Exclusive OR) ..... 8-4
8.1.7 XNOR Gate (Exclusive NOR) ..... 8-5
8.1.8 Tristate Buffer ..... 8-6
8.1.9 Buffer ..... 8-6
8.1.10 Schmitt Trigger ..... 8-7
8.1.11 Digital Pulldown ..... 8-8
8.1.12 Digital Pull-up ..... 8-8
8.1.13 Digital State Machine ..... 8-8
8.1.14 Parity Generator/Checker ..... 8-9
8.1.15 Quad 2-to-1 Data Sel/MUX ..... 8-9
8.1.16 Digital Frequency Divider ..... 8-9
8.2 VHDL ..... 8-10
8.3 Memory ..... 8-12
8.4 Line Receiver ..... 8-12
8.5 Line Driver ..... 8-12
8.6 Line Transceiver ..... 8-13
8.7 CPLDs ..... 8-13
8.8 DSP Devices ..... 8-13
8.9 FPGA Devices ..... 8-14
8.10 Microcontrollers ..... 8-14
8.11 Programmable Logic Devices ..... 8-15
8.12 Microprocessors ..... 8-15
9. Mixed Components
9.1 ADC DAC ..... 9-1
9.1.1 Characteristic Equation ..... 9-1
9.2 Analog Switch ..... 9-2
9.3 Timer ..... 9-3
9.3.1 Model ..... 9-3
9.4 Mono Stable ..... 9-4
9.4.1 Model ..... 9-4
9.5 Phase-Locked Loop ..... 9-4
9.5.1 Characteristic Equation ..... 9-5
9.5.2 Phase-Locked Loop Parameters and Defaults ..... 9-6
9.6 Multivibrators ..... 9-6
9.6.1 CD4538BC ..... 9-6
9.6.2 SN74121N ..... 9-7
9.6.3 SN74123 ..... 9-8
9.6.4 SN74130N ..... 9-8
9.7 Frequency Divider ..... 9-8
10. Indicators
10.1 Voltmeter ..... 10-1
10.1.1 Resistance (1.0 W-999.99 TW) ..... 10-1
10.1.2 Mode (DC or AC) ..... 10-1
10.1.3 Connecting a Voltmeter ..... 10-2
10.2 Ammeter ..... 10-2
10.2.1 Resistance (1.0 pW - 999.99 W) ..... 10-2
10.2.2 Mode (DC or AC) ..... 10-2
10.2.3 Connecting an Ammeter ..... 10-2
10.3 Probe (LED) ..... 10-3
10.4 Lamp ..... 10-3
10.4.1 Time-Domain and AC Frequency Models ..... 10-3
10.5 Hex Display ..... 10-4
10.5.1 Seven-Segment Display ..... 10-4
10.5.2 Decoded Seven-Segment Display ..... 10-6
10.6 Bargraphs ..... 10-7
10.6.1 The Component ..... 10-7
10.6.1.1 Bargraph Display Parameters and Defaults ..... 10-7
10.6.2 Decoded Bargraph Display ..... 10-7
10.6.2.1 Decoded Bargraph Display Parameters and Defaults ..... 10-8
10.7 Buzzer/Sonalert Buzzer ..... 10-8
11. Misc. Components
11.1 Crystal ..... 11-1
11.2 DC Motor ..... 11-2
11.2.1 Characteristic Equations ..... 11-3
11.2.2 DC Motor Parameters and Defaults ..... 11-4
11.3 Optocoupler ..... 11-4
11.4 Vacuum Tube ..... 11-5
11.4.1 Characteristic Equations ..... 11-5
11.4.2 Model ..... 11-6
11.4.3 Triode Vacuum Tube Parameters and Defaults ..... 11-6
Multisim 8 Component Reference Guide ..... xvii
11.5 Voltage Reference ..... 11-6
11.6 Voltage Regulator ..... 11-7
11.6.1 Input/Output Voltage Differential Rating ..... 11-8
11.7 Voltage Suppressor ..... 11-8
11.8 Boost Converter ..... 11-9
11.8.1 Characteristic Equations ..... 11-9
11.8.2 Boost Converter Parameters and Defaults ..... 11-10
11.9 Buck Converter ..... 11-11
11.9.1 Characteristic Equations ..... 11-11
11.9.2 Buck Converter Parameters and Defaults ..... 11-12
11.10 Buck Boost Converter ..... 11-12
11.10.1 Characteristic Equations ..... 11-13
11.10.2 Buck-Boost Converter Parameters and Defaults ..... 11-14
11.11 Fuse ..... 11-14
11.11.1 Characteristic Equations ..... 11-15
11.11.2 Fuse Parameters and Defaults ..... 11-15
11.12 Lossy Transmission Line ..... 11-15
11.12.1 Model ..... 11-16
11.12.2 Lossy Transmission Line Model Parameters and Defaults ..... 11-17
11.13 Lossless Line Type 1 ..... 11-17
11.13.1 Model ..... 11-18
11.13.2 Lossless Transmission Line Model Parameters and Defaults ..... 11-19
11.13.3 Lossless Line Type 2 ..... 11-19
11.14 Net ..... 11-19
11.15 Filters ..... 11-19
11.16 Miscellaneous Components. ..... 11-20
11.17 PWM Controllers ..... 11-20
11.18 Miscellaneous Power ..... 11-21
11.19 Power Supply Controller ..... 11-21
11.20 MOSFET Driver ..... 11-21
11.21 Filters ..... 11-21
12. RF Components
12.1 RF Capacitor ..... 12-1
12.2 RF Inductor ..... 12-2
12.3 RF Bipolar Transistors ..... 12-2
12.4 RF MOS_3TDN ..... 12-3
12.5 Tunnel Diode ..... 12-3
12.6 Strip Line ..... 12-4
13. Electromechanical Components
13.1 Switches ..... 13-1
13.2 Supplementary Contacts ..... 13-2
13.3 Momentary Switches ..... 13-2
13.4 Line Transformer ..... 13-2
13.5 Coils, Relays ..... 13-3
13.6 Timed Contacts ..... 13-3
13.7 Protection Devices ..... 13-4
13.8 Output Devices ..... 13-4
13.9 Push Buttons ..... 13-5
13.10 Pilot Lights ..... 13-5
13.11 Terminals ..... 13-5
Multisim 8 Component Reference Guide ..... xix

## Chapter Source Components

### 1.1 Ground

$\stackrel{\perp}{\square}$

### 1.1.1 About Grounding

A voltage measurement is always referenced to some point, since a voltage is actually a "potential difference" between two points in a circuit.
The concept of "ground" is a way of defining a point common to all voltages. It represents 0 volts. All voltage levels around the circuit are positive or negative when compared to ground. In power systems, the planet Earth itself is used for this reference point (most home power circuits are ultimately "grounded" to the Earth's surface for lightning protection). This is how the expression "earthing" or "grounding" a circuit originated.
Most modern power supplies have "floating" positive and negative outputs, and either output point can be defined as ground. These types of supplies can be used as positive (with respect to ground) or negative power supplies. In floating power supply circuits, the positive output is often used as the voltage reference for all parts of the circuit.
Note Multisim supports a multipoint grounding system. Each ground connected is made directly to the ground plane.

### 1.1.2 The Ground Component

This component has 0 voltage and so provides a clear reference point for calculating electrical values. You can use as many ground components as you want. All terminals connected to ground components represent a common point and are treated as joined together.

Not all circuits require grounding for simulation; however, any circuit that uses an opamp, transformer, controlled source or oscilloscope must be grounded. Also, any circuit which contains both analog and digital components should be grounded. If a circuit is ungrounded or improperly grounded (even if it does not need grounding in reality), it may not be simulated. If it is simulated, it may produce inconsistent results. The linear transformer must be grounded on both sides.

### 1.2 Digital Ground

The digital ground is used to connect ground to the digital components which do not have an explicit ground pin. The digital ground must be placed on the schematic but should not be connected to any component.

### 1.3 DC Voltage Source (Battery)



### 1.3.1 Battery Background Information

A battery may be a single electrochemical cell or a number of electrochemical cells wired in series. It is used to provide a direct source of voltage and/or current.
A single cell has a voltage of approximately 1.5 volts, depending on its construction. It consists of a container of acid in which an electrode is placed. Chemical action causes electrons to flow between the electrode and the container, and this creates a potential difference between the electrode and the material of the container.

Batteries can be rechargeable and can be built to deliver extremely high currents for long periods. The automobile ignition battery is an application of a battery as a "current source"; the voltage may vary considerably under use, with no visible battery deterioration.
Batteries may be used as voltage references, their voltage remaining stable and predictable to many figures of accuracy for many years. The standard cell is such an application. A standard cell is a voltage source, and it is important that current is not drawn from the standard cell.

### 1.3.2 Battery Component

This source can be adjusted from microvolts to kilovolts, but the value must be greater than zero.
Tip The battery in Multisim has no resistance. If you want to use a battery in parallel with another battery or a switch, insert a $1-\mathrm{mW}$ resistor in series with it.
Battery tolerance is, by default, set to the global tolerance (defined in the Analysis/Monte Carlo dialog box). To set the tolerance explicitly, de-select "Use global tolerance" and enter a value in the "voltage tolerance" field.

### 1.4 VCC Voltage Source

```
\% VCC
```

The VCC Voltage Source is used to connect power to the digital components which do not have an explicit power pin. The VCC Voltage Source must be placed on the schematic and can be used as a DC voltage source. The value of VCC can be set by using the Digital Power dialog box, which appears when you double-click on the VCC symbol. Multiple VCC symbols may be placed on a schematic but there is only one VCC net in the schematic. Only one value of VCC voltage is possible in the design with both positive and negative values being supported.

### 1.5 DC Current Source



The current generated by this source can be adjusted from microamps to kiloamps.
DC current source tolerance is, by default, set to the global tolerance (defined in the Analysis/ Monte Carlo dialog box). To set the tolerance explicitly, de-select "Use global tolerance" and enter a value in the "current tolerance" field.

### 1.6 AC Voltage Source



The root-mean-square (RMS) voltage of this source can be adjusted from $\mu \mathrm{V}$ to kilovolts. You can also control its frequency and phase angle.

$$
V_{R M S}=\frac{V_{p e a k}}{\sqrt{2}}
$$

AC voltage source tolerance is, by default, set to the global tolerance (defined in the Monte Carlo Analysis screen). To set the tolerance explicitly, de-select "Use global tolerance" and enter a value in the "voltage tolerance" field.

### 1.7 AC Current Source



The RMS current of this source can be adjusted from microamps to kiloamps. You can also control its frequency and phase angle.

$$
I_{R M S}=\frac{I_{p e a k}}{\sqrt{2}}
$$

AC current source tolerance is, by default, set to the global tolerance (defined in the Analysis/ Monte Carlo dialog box). To set the tolerance explicitly, de-select "Use global tolerance" and enter a value in the "current tolerance" field.

### 1.8 Clock Source



This component is a square wave generator. You can adjust its voltage amplitude, duty cycle and frequency.

### 1.9 Amplitude Modulation (AM) Source



The AM source (single-frequency amplitude modulation source) generates an amplitudemodulated wave. It can be used to build and analyze communications circuits.

### 1.9.1 Characteristic Equation

The behavior of the AM source is described by:

$$
V_{\text {OUT }}=v c * \sin (2 * \pi * f c * T I M E) *(1+m * \sin (2 * \pi * f m * T I M E))
$$

where

$$
\begin{aligned}
\mathrm{vc} & =\text { carrier amplitude, in volts } \\
\mathrm{fc} & =\text { carrier frequency, in hertz } \\
\mathrm{m} & =\text { modulation index } \\
\mathrm{fm} & =\text { modulation frequency, in hertz }
\end{aligned}
$$

### 1.10 FM Source

The FM source (single-frequency frequency modulation source) generates a frequencymodulated wave. It can be used to build and analyze communications circuits.The signal output can be either a current source or a voltage source.

### 1.10.1 FM Voltage Source



This is an FM source of which the output is measured in voltage.

### 1.10.2 Characteristic Equation

The behavior of the FM voltage source is described by:

$$
V_{\text {OUT }}=v a * \sin \left(2 * \pi * f_{c} * T I M E+m * \sin (2 * \pi * f m * T I M E)\right)
$$

where

| va | $=$ peak amplitude, in volts |
| ---: | :--- |
| fc | $=$ carrier frequency, in Hz |
| m | $=$ modulation index |
| fm | $=$ modulation frequency, in Hz |

### 1.10.3 FM Current Source



This component is the same as the FM voltage source, except that the output is measured in current.

### 1.10.4 Characteristic Equation

The behavior of the FM current source is described by the same equation as in E.10.2, with Vout replaced by Iout.

### 1.11 FSK Source



This source is used for keying a transmitter for telegraph or teletype communications by shifting the carrier frequency over a range of a few hundred hertz. The frequency shift key (FSK) modulated source generates the mark transmission frequency, f1, when a binary 1 is sensed at the input, and the space transmission frequency, f2, when a 0 is sensed.
FSK is used in digital communications systems such as in low speed modems (for example, a Bell 202 type modem - 1200 baud or less).

In this system, a digital high level is referred to as a MARK and is reproduced as a frequency of 1200 Hz . A digital low level is referred to as a SPACE and is represented by a frequency of 2200 Hz .

In the example shown below, the frequency shift keying signal is a 5 v (TTL) square wave.
When the keying input is 5V, a MARK frequency of 1200 Hz is output. When keying voltage is 0 V , a SPACE frequency of 2200 Hz is output.


This component is a square wave generator. You can adjust its voltage amplitude, duty cycle and frequency.

### 1.12 Voltage-Controlled Voltage Source



The output voltage of this source depends on the voltage applied to its input terminal. The ratio of the output voltage to the input voltage determines its voltage gain (E). Voltage gain can have any value from $\mathrm{mV} / \mathrm{V}$ to $\mathrm{kV} / \mathrm{V}$.

$$
E=\frac{V_{o u t}}{V_{I N}}
$$

### 1.13 Current-Controlled Voltage Source



The output voltage of this source depends on the current through the input terminals. The two are related by a parameter called transresistance $(\mathrm{H})$, which is the ratio of the output voltage to the input current. It can have any value from mW to kW .

$$
H=\frac{V o u T}{I_{I N}}
$$

### 1.14 Voltage-Controlled Current Source



The output current of this source depends on the voltage applied at the input terminals. The two are related by a parameter called transconductance (G), which is the ratio of the output current to the input voltage. It is measured in mhos (also known as seimens) and can have any value from mmhos to kmhos.

$$
G=\frac{\text { IoUT }}{V_{I N}}
$$

### 1.15 Current-Controlled Current Source



The magnitude of the current output of a current-controlled current source depends on the current through the input terminals. The two are related by a parameter called current gain (F), which is the ratio of the output current to the input current. The current gain can have any value from $\mathrm{mA} / \mathrm{A}$ to $\mathrm{kA} / \mathrm{A}$.
$F=\frac{I O U T}{I_{I N}}$

### 1.16 Voltage-Controlled Sine Wave



### 1.16.1 The Component

This oscillator takes an input AC or DC voltage, which it uses as the independent variable in the piecewise linear curve described by the (control, frequency) pairs. From the curve, a frequency value is determined, and the oscillator outputs a sine wave at that frequency. When only two co-ordinate pairs are used, the oscillator outputs a linear variation of the frequency with respect to the control input. When the number of co-ordinate pairs is greater than two, the output is piecewise linear. You can change the peak and valley values of the output sine wave by resetting the Output peak high value and Output peak low value on the model parameter dialog box.

### 1.16.2 Example

The example shows a sine wave generator with output frequency determined by a control voltage.
Control voltage may be DC, controlled by a potentiometer, as is the case for many signal generators and function generators, or may be the output from a PLL that determines a precise frequency.
Control voltage may be a continuous variable of any desired shape as required in sweep generators and spectrum analysers.
In the example shown below, the VCO parameters are set so that control voltage of 0 V produces an output frequency of 100 Hz and a control voltage of 12 V produces an output frequency of 20 KHz .

A square wave control voltage produces a form of FSK (frequency shift keying), a sine wave control voltage produces a form of FM (frequency modulation).


### 1.17 Voltage-Controlled Square Wave



### 1.17.1 The Component

This oscillator is identical to the voltage-controlled sine wave oscillator except that it outputs a square wave. This oscillator takes an input AC or DC voltage, which it uses as the independent variable in the piecewise linear curve described by the (control, frequency) pairs. From the curve, a frequency value is determined, and the oscillator outputs a square wave at that frequency. When two co-ordinate pairs are used, the oscillator outputs a linear variation of the frequency with respect to the control input. When the number of co-ordinate pairs is greater than two, the output is piecewise linear. You can change duty cycle, rise and fall times, and the peak and valley values of the output square wave by resetting the Output peak high value and Output peak low value on the model parameter dialog box.

### 1.17.2 Example

The example shows a square wave generator with output frequency determined by a control voltage.
Control voltage may be DC, controlled by a potentiometer, as is the case for many signal generators and function generators.

Control voltage may be a continuous variable of any desired shape as required in sweep generators and spectrum analysers.

In the example shown below, the VCO parameters are set so that control voltage of 0 V produces an output frequency of 100 Hz and control voltage of 12 V produces an output frequency of 20 KHz .

A square wave control voltage produces a form of FSK (frequency shift keying), a sine wave control voltage produces a form of FM (frequency modulation).


### 1.18 Voltage-Controlled Triangle Wave



### 1.18.1 The Component

This oscillator is identical to the voltage-controlled sine wave oscillator except that it outputs a triangle wave. This oscillator takes an input AC or DC voltage, which it uses as the independent variable in the piecewise linear curve described by the (control, frequency) pairs. From the curve, a frequency value is determined, and the oscillator outputs a triangle wave at that frequency. When two co-ordinate pairs are used, the oscillator outputs a linear variation of the frequency with respect to the control input. When the number of co-ordinate pairs is greater than two, the output is piecewise linear. You can change the rise time duty cycle and the peak and valley values of the output triangle wave by resetting the Output peak high value and Output peak low value on the model parameter dialog box.

### 1.18.2 Example

The example shows a triangle wave generator with output frequency determined by a control voltage.
Control voltage may be DC, controlled by a potentiometer, as is the case for many signal generators and function generators.
Control voltage may be a continuous variable of any desired shape as required in sweep generators and spectrum analysers.
In the example shown below, the VCO parameters are set so that control voltage of 0 V produces an output frequency of 100 Hz and control voltage of 12 V produces an output frequency of 20 KHz .

A square wave control voltage produces a form of FSK (frequency shift keying), a sine wave control voltage produces a form of FM (frequency modulation).


### 1.19 Voltage-Controlled Piecewise Linear Source



This source (voltage-controlled piecewise linear source) allows you to control the shape of the output waveform by entering up to five (input, output) pairs, which are shown in the Properties dialog box as $(\mathrm{X}, \mathrm{Y})$ co-ordinates.

The X values are input co-ordinate points and the associated Y values represent the outputs of those points. If you use only two pairs, the output voltage is linear.
Outside the bounds of the input co-ordinates, the PWL-controlled source extends the slope found between the lowest two co-ordinate pairs and the highest two co-ordinate pairs. A potential effect of this behavior is that it can unrealistically cause the output to reach a very large or very small value, especially for large input values. Therefore, keep in mind that this source does not inherently provide a limiting capability.


The graph above is a result of the following co-ordinates entered into the voltagecontrolled piecewise linear source are as follows:

| $x$-array | $y$-array |
| :--- | :--- |
| 0 | 0 |
| 1 | 10 |
| 2 | 50 |

In order to reduce the potential for non-convergence of simulations, the PWL-controlled source provides for smoothing around the co-ordinate pairs. If input smoothing domain (ISD) is set to, say, $10 \%$, the simulator assumes a smoothing radius about each co-ordinate point equal to $10 \%$ of the length of the smaller of the segments above and below each co-ordinate point.

### 1.20 Voltage Controlled Resistor



The resistance of this device is controlled by the voltage that is applied across the "+" and "-" terminals. For every volt applied, the resistance increases by the amount set in the Value tab of
the resistor's properties window. The default value is 1 kOhm per volt. You can change this as desired in the Resistance field of the Value tab.

### 1.21 Piecewise Linear Source

### 1.21.1 The Component

The signal output of this component can be either a current source or a voltage source.
This source allows you to control the shape of the waveform by entering time and voltage/ current pairs of values. Each pair of values specifies the value of the source at the specified time. At intermediate values of time, the value of the source is determined by linear interpolation.
The component has two terminals and behaves as a current or voltage source when connected in a circuit. It reads a specified file which contains a table of time and current/voltage points. Using the data in the table, the component generates a current/voltage waveform specified by the input text file.
> To use the PWL source:

1. Drag PWL Source from the Sources toolbar to the circuit window.
2. Double-click the component.
3. Select the file containing the voltage/current and time points from the dialog box. (See "Input Text File Specification" below.)
Outside the bounds of the input co-ordinates, the PWL-controlled source extends the slope found between the lowest two co-ordinate pairs and the highest two co-ordinate pairs. A potential effect of this behavior is that it can unrealistically cause the output to reach a very large or very small value, especially for large input values. Therefore, keep in mind that this source does not inherently provide a limiting capability.
In order to reduce the potential for non-convergence of simulations, the PWL-controlled source provides for smoothing around the co-ordinate pairs. If input smoothing domain (ISD) is set to, say, $10 \%$, the simulator assumes a smoothing radius about each co-ordinate point equal to $10 \%$ of the length of the smaller of the segments above and below each co-ordinate point.

### 1.21.1.1 Example

In the sample circuit shown below, a triangle waveform with uniform rise and fall slopes is modified to a parabolic waveform for which the slope increases at each reference point.

The co-ordinate pairs that perform this conversion are:

| First pair | 0,0 | (no change) |
| :--- | :--- | :--- |
| Second pair | 1,1 | (same) |
| Third pair | 2,4 | (slope is increased between this pair and the last) |
| Fourth pair | 3,9 | (slope increased again) |
| Fifth | 4,16 | (even steeper slope) |

Note In this example, the Y (output) is the square of the input. It is therefore an exponential.


### 1.21.1.2 Input Text File Specification

This file must contain a list of time and voltage/current points. Each line of the file represents one point. The format is:
Time <space(s)> Voltage
or
Time <space(s)> Current

You can leave any amount of space between the Time and Voltage/Current fields. Here is an example of an ideally formatted input file:

| 0 | 0 |
| :--- | :--- |
| $2.88 \mathrm{e}-06$ | 0.0181273 |
| $5.76 \mathrm{e}-06$ | 0.0363142 |
| $1 \mathrm{e}-05$ | 0.063185 |
| $1.848 \mathrm{e}-05$ | 0.117198 |


| If the PWL source encounters... | It will... |
| :--- | :--- |
| non-whitespace at beginning of line | ignore line |
| non-numeric data following correctly formatted <br> data | accept data, ignore non- <br> numeric data |
| non-whitespace between Time and Voltage/ <br> Current | ignore line |
| whitespace preceding correctly formatted data | accept data, ignore <br> whitespace |

### 1.21.1.3 Special Considerations

If the earliest input point is not at time 0.0 , then the PWL source gives the output of the earliest time point from time 0.0 to that earliest time.

After the latest input point, the PWL source gives the output of the latest time point in the file from that latest time until the simulation ends.

Between input points, the PWL source uses linear interpolation to generate output.
The PWL source can handle unsorted data. It sorts the points by time before the simulation starts.

If you do not specify a file name, the PWL source behaves as a short circuit.
An easy way to generate an input file for the PWL source is to capture data using the Write Data component (described in the Miscellaneous Parts Bin chapter). If you capture more than one node with Write Data and then use the resulting file for the PWL source, only the waveform V1 will be used.

### 1.21.2 Piecewise Linear Voltage Source



This component is a piecewise linear source of which the output is measured in voltage.

### 1.21.3 Piecewise Linear Current Source



This component is the same as the Piecewise Linear Voltage Source, except that the output is measured in current.

### 1.22 Pulse Source

This source includes pulse voltage source and pulse current source.The Pulse sources are configurable sources whose output can be set to produce periodic pulses.
The following parameters can be modified:

- Initial Value
- Pulsed Value
- Delay time
- Rise Time
- Fall time
- Pulse Width
- Period



### 1.22.1 Pulse Voltage Source



This component is a pulse source of which the output is measured in voltage.

### 1.22.2 Pulse Current Source



This component is the same as the Pulse Voltage Source, except that the output is measured in current.

### 1.23 Polynomial Source



This is a voltage-controlled voltage source defined by a polynomial transfer function. It is a specific case of the more general nonlinear dependent source. Use it for analog behavioral modeling.
The polynomial source has three controlling voltage inputs, namely, $\mathrm{V}_{1,}, \mathrm{~V}_{2}$ and $\mathrm{V}_{3}$.

### 1.23.1 Output Voltage Characteristic Equation

The output voltage is given by:

$$
\begin{aligned}
\text { Vout }= & A+B * V_{1}+C * V_{2}+D * V_{3}+E * V_{1}^{2}+F * V_{1} * V_{2}+G * V_{1} * V_{3} \\
& +H * V_{2}^{2}+I * V_{2} * V_{3}+J * V_{3}^{2}+K * V_{1} * V_{2} * V_{3}
\end{aligned}
$$

where

$$
\begin{aligned}
\mathrm{A} & =\text { constant } \\
\mathrm{B} & =\text { coefficient of } \mathrm{V}_{1} \\
\mathrm{C} & =\text { coefficient of } \mathrm{V}_{2} \\
\mathrm{D} & =\text { coefficient of } \mathrm{V}_{3} \\
\mathrm{E} & =\text { coefficient of } \mathrm{V}_{1^{2}} \\
\mathrm{~F} & =\text { coefficient of } \mathrm{V}_{1^{*}} \mathrm{~V}_{2} \\
\mathrm{G} & =\text { coefficient of } \mathrm{V}_{1^{*}} \mathrm{~V}_{3} \\
\mathrm{H} & =\text { coefficient of } \mathrm{V}_{2^{2}} \\
\mathrm{I} & =\text { coefficient of } \mathrm{V}_{2^{*}} \mathrm{~V}_{3} \\
\mathrm{~J} & =\text { coefficient of } \mathrm{V}_{3^{2}} \\
\mathrm{~K} & =\text { coefficient of } \mathrm{V}_{1^{*}} \mathrm{~V}_{2^{*}} \mathrm{~V}_{3}
\end{aligned}
$$

### 1.24 Exponential Source

The exponential sources are configurable sources whose output can be set to produce an exponential signal.

The following parameters can be modified:

- Initial Value
- Pulsed Value
- Rise Delay time
- Rise Time
- Fall Delay time
- Fall Time



### 1.24.1 Exponential Voltage Source



This component is an exponential source of which the output is measured in voltage.

### 1.24.2 Exponential Current Source



This component is the same as the Exponential Voltage Source, except that the output is measured in current.

### 1.25 Nonlinear Dependent Source



Use this source for analog behavioral modeling. This generic source allows you to create a sophisticated behavioral model by entering a mathematical expression. Expressions may contain the following operators:
$+\quad$ - $\quad \wedge$ unary-
and these predefined functions:

| abs | asin | atanh | $\exp$ | $\sin$ | $\tan$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| acos | asinh | $\cos$ | In | $\sinh$ | $u$ |
| acosh | $\operatorname{atan}$ | $\cosh$ | $\log$ | sqrt | uramp |

The functions $u$ (unit step function) and uramp (integral of unit step) are useful in synthesizing piecewise nonlinear functions.

$$
\begin{aligned}
& u(x)= \begin{cases}1 & \text { for } \mathrm{x} \geq 0 \\
0 & \text { for } \mathrm{x}<0\end{cases} \\
& \operatorname{uramp}(x)= \begin{cases}x & \text { for } \mathrm{x} \geq 0 \\
0 & \text { for } \mathrm{x}<0\end{cases}
\end{aligned}
$$

If the argument of log, ln or sqrt becomes less than zero, the absolute value of the argument is used. If a divisor becomes zero or the argument of $\log$ or $\ln$ becomes zero, an error will result.
The small-signal AC behavior of this source is a linear dependent source with a proportionality constant equal to the derivative of the source at the DC operating point.
Mathematical expression examples:

```
i = cos(v(1))+\operatorname{sin}(v(2))
v = ln(cos(log(v(1,2))^2)) - v(3)^4+v(2)^v(1)
i = 17
```

To use the nonlinear dependent source:

1. Double-click the component.
2. Type the algebraic expression.

Note If the dependent variable is "V" the output is in volts; if the dependent variable is "I" the output is current.

### 1.26 Controlled One-Shot



This oscillator takes an AC or DC input voltage, which it uses as the independent variable in the piecewise linear curve described by the (control, pulse width) pairs. From the curve, a pulse width value is determined, and the oscillator outputs a pulse of that width. You can change clock trigger value, output delay from trigger, output delay from pulse width, output rise and fall times, and output high and low values.

When only two co-ordinate pairs are used, the oscillator outputs a linear variation of the pulse with respect to the control input. When the number of co-ordinate pairs is greater than two, the output is piecewise linear.

### 1.27 Magnetic Flux Source



This device is used with a Hall Effect Sensor.
The Magnetic Flux Source uses the "B" key to change the density and polarity of the magnetic flux impacting on a Hall Effect Sensor. You must specify the sphere of influence of the magnetic flux source by entering an integer value in the Magnetic Channel field in the Value tab of the component's properties screen.
The Magnetic Channel field on the Hall Effect Sensor must have a matching integer value for that sensor to be influenced by the source. No two magnetic flux sources or generators should have the same integer value in the Magnetic Channel field. You can have as many Hall Effect Sensors as you wish to react to any given source/generator and as many different sources/ generators as desired as long as each source/generator has a different integer value.

### 1.28 Magnetic Flux Generator


$K e y=B$
This device is used with a Hall Effect Sensor.
The Magnetic Flux Generator produces a continuous varying magnetic field (sinusoidal with N and S peaks). You can define the flux density, rate of rotation (translating to frequency) and specify the sphere of influence of the generator by putting a unique integer value in the Magnetic Channel field in the Value tab of the source's properties screen.
The Magnetic Channel field on the Hall Effect Sensor must have a matching integer value for that sensor to be influenced by the generator. No two magnetic flux generators or sources
should have the same integer value in the Magnetic Channel field. You can have as many Hall Effect Sensors as you wish to react to any given source/generator and as many different sources/generators as desired as long as each source/generator has a different integer value.

### 1.29 Multiplier



1V/VOV
This component multiplies two input voltages.
The basic function multiplies the X and Y inputs.
$\mathrm{Vo}=\mathrm{Vx} * \mathrm{Vy}$
Gain factors may be applied to the X and Y inputs and to the output.
Examples shown below:
a) Two DC voltages are multiplied $(4 \mathrm{~V} * 2 \mathrm{~V}=8 \mathrm{~V})$
b) Two volts DC multiplied by 2 v RMS $(2 \mathrm{~V} * 2 \mathrm{v}$ RMS $=4 \mathrm{v}$ RMS $)$
c) Two AC signals, $2 \sin x$ and $4 \cos x$


Oscilloscope
x


|  | Expand |
| :---: | :---: |
| - Time base |  |
| $5.00 \mathrm{~ms} / \mathrm{div}$ |  |
| X position | 0.00 - |
| Y/T BIA AIB |  |
| -Channel A |  |
| 5 V/Div |  |
| Y position | 0.00 奇 |
| AC 0 DC | C |



### 1.29.1 Characteristic Equation

The output voltage is given by:

$$
V_{\text {out }}=K\left(X_{K}\left(V_{x}+X_{\text {off }}\right) * Y_{k}\left(V_{y}+Y_{\text {off }}\right)\right)+\text { off }
$$

where

| $\mathrm{V}_{\mathrm{x}}$ | $=$ | input voltage at x |
| :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{y}}$ | $=$ | input voltage at y |

Other symbols used in these equations are defined in "Multiplier Parameters and Defaults".

### 1.29.2 Multiplier Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| k | Output gain | 0.1 | $\mathrm{~V} / \mathrm{V}$ |
| off | Output | 0.0 | V |
| Yoff | Y offset | 0.0 | V |
| Yk | Y gain | 1.0 | $\mathrm{~V} / \mathrm{V}$ |
| Xoff | X offset | 0.0 | V |
| Xk | X gain | 1.0 | $\mathrm{~V} / \mathrm{V}$ |

### 1.30 Divider



This component divides one voltage (the y input, or numerator) by another (the x input, or denominator).
$\mathrm{Vo}=\mathrm{Vy} / \mathrm{Vx}$
You can limit the value of the denominator input to a value above zero by using the parameter XLowLim. This limit is approached through a quadratic smoothing function, the domain of which you can specify as an absolute value in XDS.
In the example shown below, the 120 v RMS (339.38v peak to peak) sine wave at the Y input is divided by a 16.96 V DC voltage at the X input. The result is 339.38 v (peak to peak) / $16.97 \mathrm{~V}=20 \mathrm{v}$ peak to peak.
If Vx is replaced with a 12 v RMS voltage, in phase with Vy , the output will be 10 V DC .
CAUTION If the X (denominator) voltage crosses 0 v when any voltage is present at the Y (numerator) terminal, the quotient will go to infinity and a large positive or negative "spike" will be observed on the scope.


### 1.30.1 Characteristic Equation

$$
V_{\text {out }}=\left(\frac{\left(V_{y}+Y_{\text {off }}\right) * Y_{k}}{\left(V_{x}+X_{\text {off }}\right) * X_{k}}\right) * k+o f f
$$

where

$$
\begin{array}{ll}
\mathrm{V}_{\mathrm{x}}= & \text { input voltage at } \mathrm{x} \\
\mathrm{~V}_{\mathrm{y}}= & \text { input voltage at } \mathrm{y}
\end{array}
$$

Other symbols used in these equations are defined in the table below.

### 1.30.2 Divider Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| k | Output gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| off | Output offset | 0 | V |
| Yoff | Y (Numerator) offset | 0 | V |
| Yk | Y (Numerator) gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| Xoff | X (Denominator) offset | 0 | V |
| Xk | X (Denominator) gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| XLowLim | X (Denominator) lower limit | 100 | pV |
| XSD | X (Denominator) smoothing domain | 100 | pV |

### 1.31 Transfer Function Block

$\frac{\mathrm{A} 1}{\left.\frac{\mathrm{P}(s)}{\mathrm{Q}(\mathrm{s})}\right]_{\mathrm{OV} 1 \mathrm{~V} / \mathrm{V}}^{-}}$

This component models the transfer characteristic of a device, circuit or system in the s domain. The transfer function block is specified as a fraction with polynomial numerators and denominators. A transfer function up to the third order can be directly modeled. This component may be used in DC, AC and transient analyses.

### 1.31.1 Characteristic Equation

This transfer function model is defined in a form of the rational function:

$$
T(s)=\frac{Y(s)}{X(s)}=K * \frac{A_{3} s^{3}+A_{2} s^{2}+A_{1} s+A_{0}}{B_{3} s^{3}+B_{2} s^{2}+B_{1} s+B_{0}}
$$

Transfer functions up to the third order may be modeled.
In the example shown below, the transfer function for a simple first order low pass filter is used. Only the numerator and denominator constants A0 and B0 are required in this case. These are equal to two pi times the cutoff frequency (first pole).

The cursor on the Bode Plotter may be used to confirm first order performance with -3 dB at 10 kHz . and rolloff of 6 dB per octave above 20 kHz .


### 1.31.2 Transfer Function Block Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Vloff | Input voltage offset | 0 | V |
| K | Gain | 1 | V/V |
| VINT | Integrator stage initial conditions | 0 | V |
| w | Denormalized corner frequency | 1 | - |
| A3 | Numerator 3rd order coefficient | 0 | - |
| A2 | Numerator 2nd order coefficient | 0 | - |
| A1 | Numerator 1st order coefficient | 0 | - |
| A0 | Numerator constant | 1 | - |
| B3 | Denominator 3rd order coefficient | 0 | - |


| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| B2 | Denominator 2nd order coefficient | 0 | - |
| B1 | Denominator 1st order coefficient | 0 | - |
| B0 | Denominator constant | 1 | - |

### 1.32 Voltage Gain Block



This component multiplies the input voltage by the gain and delivers it to the output. This represents a voltage amplifier function with the gain factor, K , selectable with the Value tab of the component's properties screen. The voltage gain block is used in control systems and analog computing applications.
In the example shown below, the input is a 0.707 v RMS ( 2 v peak to peak) sine wave and the gain factor K is set at 5 . The output then is K times the input.
(. $707 * 5=3.535 \mathrm{v}$ RMS or 10 v peak to peak)

Caution Using the default model, as in this example, sine wave inputs may be any value.

Suitable settings of model parameters will allow for virtually unlimited flexibility for practical applications.


### 1.32.1 Characteristic Equation

$$
V_{\text {out }}=K\left(V_{\text {in }}+V_{\text {Ioff }}\right)+V_{\text {ooff }}
$$

### 1.32.2 Voltage Gain Block Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| K | Gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| Vloff | Input offset voltage | 0 | V |
| VOoff | Output offset voltage | 0 | V |

### 1.33 Voltage Differentiator



This component calculates the derivative of the input voltage (the transfer function, $s$ ) and delivers it to the output. It is used in control systems and analog computing applications.
Differentiation may be described as a "rate of change" function and defines the slope of a curve.
Rate of change $=\mathrm{dV} / \mathrm{dT}$

### 1.33.1 Investigations

### 1.33.1.1 Sine wave

The slope of a sine wave changes continuously and smoothly. Therefore, the differentiator output should follow the sine shape.

In the example circuit shown below, if you change frequency from 10 Hz . to 100 Hz ., the rate of change of the waveform will increase by a factor of 10 . The differentiator output will also increase by the same factor. When investigating, note also a 90 degree phase shift from input to output.

### 1.33.1.2 Triangle waveforms

In an ideal triangle waveform the rising and falling slopes are constant with an abrupt change taking place at the peaks.
Since the rate of change (slope) during rise and fall are constant, the differential result is also constant.
The reversal of slope at the peaks (from rise to fall/fall to rise) produces a large instantaneous change in the differentiator output, resulting in a square wave output.
In the example circuit, as for the sine wave, if you change frequency from 10 Hz . to 100 Hz ., the rate of change of the waveform will increase by a factor of 10 . The differentiator output will also increase by the same factor.

### 1.33.1.3 Square waves

In an ideal square wave, the change takes place only at the rising and falling edges. The change is instantaneous. This instantaneous rate of change
( $\mathrm{dV} / \mathrm{dT}=\mathrm{dV} / 0$ )
will produce an infinitely large output from a differentiator.
Since ideal square or pulse waveforms, as produced by the function generator in Multisim, have zero rise and fall times, the result of differentiation is infinite ( $\mathrm{dV} / 0=$ infinity).
In the example circuit, outputs from the differentiator are limited to $+/-5$ kilo volts. With the ideal square wave input, the differentiator output will be seen to be $+/-5 \mathrm{kV}$.
All real square wave and pulse signals have finite rise times, however small.
To introduce finite rise and fall times into the input to the differentiator, in order to investigate realistic situations, use an RC network placed in series with the function generator.
Note Since the rise and fall times are fixed, the differentiator output does not change with change of input frequency as for the sine and triangle waveforms.
Changing the RC time constant and comparing differentiator output will illustrate this point.


### 1.33.2 Characteristic Equation

$$
V_{\text {out }}(t)=K \frac{d V_{i}}{d t}+V_{\text {Ooff }}
$$

### 1.33.3 Voltage Differentiator Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| K | Gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| VOoff | Output offset voltage | 0 | V |
| VI | Output voltage lower limit | $-1 \mathrm{e}+12$ | V |
| Vu | Output voltage upper limit | $1 \mathrm{e}+12$ | V |
| Vs | Upper and lower smoothing range | $1 \mathrm{e}-06$ | V |

### 1.34 Voltage Integrator



This component calculates the integral of the input voltage (the transfer function, $1 / \mathrm{s}$ ) and delivers it to the output. It is used in control systems and analog computing applications.
The true integrator function continuously adds the area under a curve for a specified time interval.

For waveforms that are symmetrical about the zero axis, area above and below the axis is zero and the resulting integrator output is zero.
For waveforms that are not symmetrical about the zero axis, the "areas" will be different. If area above the axis is greater, integrator output will rise. If area is less, integrator output will fall.

### 1.34.1 Investigations

1. In the initial circuit, the input signal is symmetrical $(+/-5 \mathrm{~V})$ about the zero axis and the integrator output is zero for sine, square and triangle waveforms.
2. To make the waveforms unsymmetrical about the zero axis use the OFFSET control on the function generator. Setting the OFFSET equal to the AMPLITUDE setting will reference the input to ground $(0 \mathrm{~V})$.
In this case, the output is always positive. When output is high, "area" is continually added. Output will rise indefinitely.
Changing frequency changes the area. Therefore, in the case of lower frequencies, output rises faster.


### 1.34.2 Characteristic Equation

$$
V_{\text {out }}(t)=K \int_{0}^{t}\left(V_{i}(t)+V_{\text {Ioff }}\right) d t+V_{\text {Oic }}
$$

### 1.34.3 Voltage Integrator Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Vloff | Input offset voltage | 0 | V |
| K | Gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| VI | Output voltage lower limit | $-1 \mathrm{e}+12$ | V |
| Vu | Output voltage upper limit | $1 \mathrm{e}+12$ | V |
| Vs | Upper and lower smoothing range | $1 \mathrm{e}-06$ | V |
| VOic | Output initial conditions | 0 | V |

### 1.35 Voltage Hysteresis Block



This component is a simple buffer stage that provides hysteresis of the output with respect to the input. ViL and ViH specify the center voltage or current inputs about which the hysteresis effect operates. The output values are limited to VoL and VoH . The hysteresis value, H, is added to ViL and ViH in order to specify the points at which the slope of the hysteresis function would normally change abruptly as the input transitions from low to high values. The slope of the hysteresis function is smoothly varied whenever ISD is set greater than zero.

This component can be used to simulate a non-inverting comparator in which the comparison threshold is changed each time the input crosses the threshold in effect at that instant. As the output changes state (high to low or low to high), the threshold voltage is changed internally in such a manner that the input must continue to change until it reaches the new threshold.
In the example circuit shown below, the hysteresis value is set to 5 V . This means that the two comparison thresholds at which the output changes are +5 V and -5 V .
As shown, the input triangle waveform rises from 0 V and the output is at its lowest value ( 0 V in this case), as the input crosses +5 V (the upper threshold in comparator terms) the output
changes to its highest value ( +2 V in this case). Internally in the hysteresis block the threshold is now changed to -5 V , (the lower threshold).
The output continues to rise to a peak and then starts to decrease.
Note The output changes only when the input crosses -5 V . Internally, the threshold is changed again to the upper threshold and the process repeats.


| Oscilloscope |  | X |
| :---: | :---: | :---: |
|  |  |  |

### 1.35.1 Hysteresis Block Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| ViL | Input low value | 0 | V |
| ViH | Input high value | 1 | V |
| H | Hysteresis | 0.1 | - |
| VoL | Output lower limit | 0 | V |
| VoH | Output upper limit | 1 | V |
| ISD | Input smoothing domain \% | 1 | - |

### 1.36 Voltage Limiter



This is a voltage "clipper". The output voltage excursions are limited, or clipped, at predetermined upper and lower voltage levels while input-signal amplitude varies widely. In the example shown below, the upper voltage limit is set to +5 V and the lower limit is set to - 5 volts. These settings provide symmetrical clipping on the positive and negative peak excursions of the input waveform when these peaks exceed the set limit (clipping) values.

The 10 v RMS ( 14.14 v peak) input is limited at $+/-5 \mathrm{~V}$.
Note If the input peak voltages are within the set limiting voltages, the input signal is passed through the limiter circuit undistorted.
Unsymmetrical clipping is selected by setting the limit voltages to different values (i.e. +5 V and -2 V ). This technique may be used to produce non-standard waveshapes, starting with sine, triangle sawtooth and other symmetrical waveforms.


### 1.36.1 Characteristic Equation

$$
\begin{array}{ll}
V_{\text {OUT }}=K\left(V_{\text {in }}+V_{\text {Ioff }}\right) \text { for } V_{\min } \leq V_{\text {out }} \leq V_{\max } \\
V_{\text {OUT }}=V_{\max } & \text { for } V_{\text {OUT }}>V_{\max } \\
V_{\text {OUT }}=V_{\min } & \text { for } V_{\text {OUT }}<V_{\min }
\end{array}
$$

### 1.36.2 Voltage Limiter Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Vloff | Input offset voltage | 0 | V |
| K | Gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| VI | Output voltage lower limit | 0 | V |
| Vu | Output voltage upper limit | 1 | V |
| Vs | Upper and lower limit smoothing range | $1 \mathrm{e}-06$ | V |

### 1.37 Current Limiter Block



This component models the behavior of an operational amplifier or comparator at a high level of abstraction. All of its pins act as inputs; three of them also act as outputs. The component takes as input a voltage value from the "in" connector. It then applies the offset and gain, and derives from it an equivalent internal voltage, Veq, which it limits to fall between the positive and negative power supply inputs. If Veq is greater than the output voltage seen on the "out" connector, a sourcing current will flow from the output pin. Otherwise, if Veq is less than the output voltage, a sinking current will flow into the output pin.

Depending on the polarity of the current flow, either a sourcing or a sinking resistance (Rsrc or Rsnk) value is applied to govern the output voltage/output current relationship. The chosen resistance will continue to control the output current until it reaches a maximum value specified by either ISrcL or ISnkL. The latter mimics the current limiting behavior of many operational amplifier output stages.
During operation, the output current is reflected either in the positive or the negative power supply inputs, depending on the polarity of the output current. Thus, realistic power consumption as seen in the supply rails is modeled.
ULSR controls the voltage below positive input power and above negative input power beyond which $\mathrm{V}_{\mathrm{eq}}=\mathrm{k}$ (input voltage +Off ) is smoothed. ISrcSR specifies the current below ISrcL at which smoothing begins, and specifies the current increment above zero input current at which positive power begins to transition to zero. ISnkSR serves the same purpose with respect to ISnkL and negative power. VDSR specifies the incremental value above and below $\left(\mathrm{V}_{\mathrm{eq}}-\right.$ output voltage $)=0$ at which output resistance will be set to Rsrc and Rsnk, respectively. For values of ( $\mathrm{V}_{\mathrm{eq}}-$ output voltage) less than VDSR and greater than -VDSR, output resistance is interpolated smoothly between Rsrc and Rsnk.
The current limiter block is also a representation of an operational amplifier with respect to the sourcing and sinking of current at the output and supply terminals.
If the current being sinked/sourced to the load is less than the rated maximum, as determined from rated maximum sink/source specifications for a particular opamp, operation of the opamp circuit will be as expected.
If the current to be sinked/sourced is greater than the rated maximum, as determined by a larger than normal input to the opamp circuit, the current limiter will limit current to the specified safe maximum value, thus protecting the opamp and associated circuitry from damage.
In the example circuit shown below, the sink and source current limits are set to 2 mA and the circuit gain $(\mathrm{K})$ is set to 1 . For this case, output current should then be Iload $=$ Vin*K/Rload.
The switch, activated by pressing S, applies either a positive or negative input to the 'op-amp' circuit. These input levels are such that the output current would be in excess of the rated value of 2.0 mA . The current limit function limits the source or sink output to 2.0 mA .
If the input levels are reduced to 2 V or less, then the output current will be as expected at Vin/ Rload.

A sine wave input of 1.4 v RMS or less will be passed undistorted through the "amplifier" while inputs greater than 1.4 v RMS will show limiting (clipping) at the peaks.


### 1.37.1 Current Limiter Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Off | Input offset | 0 | V |
| k | Gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| Rsrc | Sourcing resistance | 1 | $\Omega$ |
| Rsink | Sinking resistance | 1 | $\Omega$ |
| ISrcL | Current sourcing limit | 10 | mA |
| ISnkL | Current sinking limit | 10 | mA |
| ULSR | Upper and lower power supply smoothing range | 1 | $\mu V$ |
| ISrcSR | Sourcing current smoothing range | 1 | nA |
| ISnkSR | Sinking current smoothing range | 1 | nA |
| VDSR | Internal/external voltage delta smoothing range | 1 | $\mathrm{v} \Omega$ |

### 1.38 Voltage-Controlled Limiter



A voltage "clipper". This component is a single input, single output function. The output is restricted to the range specified by the output lower and upper limits. Output smoothing occurs within the specified range. The voltage-controlled limiter will operate in DC, AC and transient analysis modes.
The component tests the values of the upper and lower limit control inputs to make sure that they are spaced far enough apart to guarantee the existence of a linear range between them. The range is calculated as the difference between (upper limit control input (U) - VoUD ULSR) and (lower limit control input (L) + VoLD + ULSR) and must be greater than or equal to zero.
The limiting levels may be individually set at fixed values or one or both limiting levels may be controlled by a variable voltage, depending on the desired application.
In the circuit shown below, the upper voltage limit is set by adjusting the potentiometer supplying the Upper terminal on the VCL. The lower voltage limit is set by adjusting the potentiometer supplying the Lower terminal on the VCL. The potentiometers are adjusted by pressing U or SHIFT-U for the upper limit and L or SHIFT-L for the lower limit.

These settings may be adjusted to provide symmetrical or unsymmetrical clipping on the positive and negative peak excursions of the input waveform when these peaks exceed the set limit (clipping) values.


### 1.38.1 Voltage-Controlled Limiter Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| ViOff | Input offset | 0 | V |
| k | Gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| VoUD | Output upper delta | 0 | V |
| VoLD | Output lower delta | 0 | V |
| ULSR | Upper and lower smoothing range | 1 | $\mu V$ |

### 1.39 Voltage Slew Rate Block



1GGV/sec 1GV
This component limits the absolute slope of the output, with respect to time, to some maximum or value. You can accurately model actual slew rate effects of over-driving an amplifier circuit by cascading the amplifier with this component. Maximum rising and falling slope values are expressed in volts per second.

The slew rate block will continue to raise or lower its output until the difference between input and output values is zero. After, it will resume following the input signal unless the slope again exceeds its rise or fall slope limits.
This component provides for introduction of selectable rising and falling slew rates (rise and fall times on a pulse waveform) for analysis of pulse and analog circuits.
With an ideal pulse or analog input to block the effect of slew rate on a logic circuit or analog amplifier, (discrete component or op-amp) output may be investigated.
In the example shown below, the function generator may be set for either square wave or sine wave output.

A slew rate of $8000 \mathrm{~V} /$ sec for rising slope and $6000 \mathrm{~V} / \mathrm{sec}$ for falling slope shows as rise and fall time on an ideal 80 Hz . square wave input. Signal degradation as a result of slew rate occurs when frequency is increased.
Switching the function generator to sine wave output 60 Hz . does not result in distortion. However, as frequency is increased, slew rate distortion on a sine wave will become evident at 200 Hz . and above. As frequency is increased, the sine wave deteriorates to a triangle shape.

A more serious degradation of output as a result of slew rate occurs when the input frequency is doubled to 200 Hz .


### 1.39.1 Voltage Slew Rate Block Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| RSMax | Maximum rising slope value | 1 | GV/s |
| FSMax | Maximum falling slope value | 1 | GV/s |

### 1.40 Three-Way Voltage Summer



This component is a math functional block that receives up to three voltage inputs and delivers an output equal to their arithmetic sum. Gain for all three inputs as well as the summed output may be set to match any three input summing application.

In the example shown below, all gains are set to unity.
The summer may be used to illustrate the result of adding harmonically related sine wave components which make up a complex waveform (the first three terms in the Fourier expression defining the waveform).
In the example, a fundamental frequency of 60 Hz . and the third and fifth harmonics (in phase) may be progressively added to illustrate the basic makeup of a square wave.
Amplitude and phase of any of the signals may be varied to experiment further.
Caution The switches should not be operated while a solution is in progress. This will result in solution error messages. Allow the solution to pause (or pause it by clicking on the solution switch). Operate a switch to add the desired harmonic, and then solve the circuit again.


### 1.40.1 Charactistic Equation

$$
\begin{aligned}
& V_{\text {out }}=K_{\text {out }}\left[K_{A}\left(V_{A}+V_{\text {Aoff }}\right)+K_{B}\left(V_{B}+V_{\text {Boff }}\right)\right. \\
& \left.+K_{C}\left(V_{C}+V_{\text {Coff }}\right)\right]+V_{0 o f f}
\end{aligned}
$$

### 1.40.2 Summer Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| VAoff | Input A offset voltage | 0 | V |
| VBoff | Input B offset voltage | 0 | V |
| VCoff | Input C offset voltage | 0 | V |
| Ka | Input A gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| Kb | Input B gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| Kc | Input C gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| Kout | Output gain | 1 | $\mathrm{~V} / \mathrm{V}$ |
| VOoff | Output offset voltage | 0 | V |

### 1.41 Three Phase Delta

This component provides a 3 phase power source. The 3 output pins provide 120 degree phase shifted output. The user can define the amplitude, frequency, and delay time. This part is used predominantly in Power applications. The 3 sine wave sources are configured in a delta type connection.

### 1.42 Three Phase Wye

This component provides a 3 phase power source. The user can define the amplitude, frequency, and delay time. The foUrth connection (out the opposite side of the symbol) is used as a Neutral connection. (to ground, or as a return line for unbalanced loads.)

### 1.43 Thermal Noise Source

The Thermal Noise Source uses a Gaussian White Noise model to simulate thermal noise (also known as Johnson noise) in a conductor. It can be placed in series with a resistor to emulate the thermal noise generated by that resistor.
Thermal Noise results from charges bound to thermally vibrating molecules, which produce EMF (electro-motive force) at the open terminals of a conductor.
One disadvantage of using a Gaussian White Noise model for this purpose is that its power would be infinite, however, the model is valid over a limited bandwidth (B) as all EMF fluctuations outside of the defined bandwidth are ignored.
The rms voltage associated with Johnson Noise in a resistor R, at the temperature $T$ (Kelvin) over a bandwidth $B$ (in Hertz) is given by the equation:
$\operatorname{Vrms}(B)=(4 \mathrm{kTRB})^{\wedge} 1 / 2$ volts, where $\mathrm{k}=$ Boltzmann's Constant $\left.=1.38 \mathrm{e}-23 \mathrm{j} / \mathrm{d}\right)$

The mean power over a bandwidth $B$ is given by the equation:
Power $(B)=4 \mathrm{kTRB}$ watts
To set up the Thermal Noise Source, input the required parameters in the Value tab of the component's properties dialog box. (Double-click on the placed component to access the dialog box).

## Chapter Basic Components

### 2.1 Connectors



DSUB15F
Connectors are mechanical devices used to provide a method of inputting and outputting signals to a design. They do not affect the simulation of the circuit but are included in the circuit for the design of the PCB.

### 2.2 Rated Virtual Components

This component family contains a number of virtual components that can be rated to "blow" if pre-set tolerance(s) are exceeded when the circuit is simulated. These tolerances are set in the Values tab of each component's properties window.

The rated virtual components are:

- BJT_NPN
- BJT_PNP
- Capacitor
- Diode
- Fuse
- Inductor
- Motor
- NC Relay
- NO Relay
- NONC Relay
- Resistor


### 2.3 Sockets



Sockets are mechanical devices that are used to connect devices onto a PCB. They do not affect the simulation of the circuit but are included for the design of the PCB.

### 2.4 Switch



The single-pole, double-throw switch can be closed or opened (turned on or off) by pressing a key on the keyboard. You specify the key that controls the switch by typing its name in the Value tab of the Circuit/Component Properties dialog box. For example, if you want the switch to close or open when the spacebar is pressed, type space in the Value tab, then click OK.

A list of possible key names is shown below.

| To use... | Type |
| :--- | :--- |
| letters a to $z$ | the letter (e.g. a) |
| Enter | enter |
| spacebar | space |

### 2.5 Resistor



Resistors come in a variety of sizes, depending on the power they can safely dissipate. A resistor's resistance, R , is measured in ohms. It can have any value from $\Omega$ to $\mathrm{M} \Omega$.
The Resistance, R , of a resistor instance is calculated using the following equation:
$\mathrm{R}=\mathrm{Ro} *\left\{1+\mathrm{TC} 1 *(\mathrm{~T}-\mathrm{To})+\mathrm{TC} 2 *\left[(\mathrm{~T}-\mathrm{To})^{\wedge} 2\right]\right\}$
where:

| R | $=$ The resistance of the resistor |
| :--- | :--- |
| Ro | $=$ The resistance of the resistor at temperature To |
| To | $=$ Normal temperature $=27$ degrees C [CONSTANT] |
| TC1 | $=$ First order temperature coefficient |
| TC2 | $=$ Second order temperature coefficient |
| $T$ | $=$ Temperature of the resistor |

All of the above variables can be modified, with the exception of To, which is a constant. Note that Ro is the resistance specified on the Value tab of the resistor properties dialog, not "R".

T can be specified in two ways:

1. Select the "Use global temperature" option on the Analysis Setup tab of the resistor properties dialog box. Specify the (Global) "Simulation temperature (TEMP)" on the Analysis Options dialog box.
2. Deselect the "Use global temperature" option on the Analysis Setup tab of the resistor properties dialog box. Specify the local temperature of the resistor instance on the Analysis Setup tab of the resistor properties dialog.

The resistor is ideal, with the temperature co-efficient set to zero. To include resistors in the Temperature Analysis, set the temperature co-efficient "TC1 and TC2" in the resistor properties dialog box.
Resistor tolerance is, by default, set to the global tolerance (defined in the Analysis/Monte Carlo dialog box). To set the tolerance explicitly, de-select "Use global tolerance" and enter a value in the "resistance tolerance" field.

### 2.5.1 Resistor: Background Information

Resistors come in a variety of sizes, related to the power they can safely dissipate. Colorcoded stripes on a real-world resistor specify its resistance and tolerance. Larger resistors have these specifications printed on them.

Any electrical wire has resistance, depending on its material, diameter and length. Wires that must conduct very heavy currents (ground wires on lightning rods, for example) have large diameters to reduce resistance.
The power dissipated by a resistive circuit carrying electric current is in the form of heat. Circuits dissipating excessive energy will literally burn up. Practical circuits must take power capacity into account.

### 2.5.2 About Resistance

Ohm's law states that current flow depends on circuit resistance:

$$
\mathrm{I}=\mathrm{E} / \mathrm{R}
$$

Circuit resistance can be calculated from the current flow and the voltage:

$$
\mathrm{R}=\mathrm{E} / \mathrm{I}
$$

Circuit resistance can be increased by connecting resistors in series:

$$
\mathrm{R}=\mathrm{R} 1+\mathrm{R} 2+\ldots+\mathrm{Rn}
$$

Circuit resistance can be reduced by placing one resistor in parallel with another:

$$
\begin{aligned}
& 1 \\
& \mathrm{R}= \\
& 1 \quad 1 \\
& \text {--- + --- + --- } \\
& \text { R1 R2 R3 }
\end{aligned}
$$

### 2.5.3 Characteristic Equation

The current through the resistor uses the model:

$$
i=\frac{V_{1}-V_{2}}{R}
$$

where

| i | $=$ | current |
| :--- | :--- | :--- |
| $\mathrm{V}_{1}$ | $=$ | voltage at node 1 |
| $\mathrm{V}_{2}$ | $=$ | voltage at node 2 |
| R | $=$ | resistance |

### 2.5.4 Resistor Virtual

```
    R2
    ~M
    1kOhm
```

This component functions in the same way as a resistor, but has a user settable value.

### 2.6 Capacitor



A capacitor stores electrical energy in the form of an electrostatic field. Capacitors are widely used to filter or remove AC signals from a variety of circuits. In a DC circuit, they can be used to block the flow of direct current while allowing AC signals to pass.
A capacitor's capacity to store energy is called its capacitance, $C$, which is measured in farads. It can have any value from pF to mF .
Capacitor tolerance is, by default, set to the global tolerance (defined in the Analysis/Monte Carlo dialog box). To set the tolerance explicitly, de-select "Use global tolerance" and enter a value in the "capacitance tolerance" field.
The variable capacitor is simulated as an open circuit with a current across the capacitor forced to zero by a large impedance value.
The polarized capacitor must be connected with the right polarity. Otherwise, an error message will appear.Its capacitance, measured in farads, can be any value from pF to F .

### 2.6.1 Capacitor: Background Information

Capacitors in an AC circuit behave as "short circuits" to AC signals. They are widely used to filter or remove AC signals from a variety of circuits--AC ripple in DC power supplies, AC noise from computer circuits, etc.

Capacitors prevent the flow of direct current in a DC circuit. They can be used to block the flow of DC, while allowing AC signals to pass. Using capacitors to couple one circuit to another is a common practice.
Capacitors take a predictable time to charge and discharge and can be used in a variety of time-delay circuits. They are similar to inductors and are often used with them for this purpose.

The basic construction of all capacitors involves two metal plates separated by an insulator. Electric current cannot flow through the insulator, so more electrons pile up on one plate than the other. The result is a difference in voltage level from one plate to the other.

### 2.6.2 Characteristic Equation

The current through the capacitor is equal to $C$ multiplied by the rate of change in voltage across the capacitor, that is:

$$
i=C \frac{d v}{d t}
$$

### 2.6.3 DC Model

In the DC model, the capacitor is represented by an open circuit.

### 2.6.3.1 Time-Domain Model

$R_{c n}$ is an equivalent resistance and $i_{c n}$ is an equivalent current source. The expression for the $R_{c n}$ and $i_{c n}$ depends on the numerical integration method used.
For trapezoid method:

$$
\begin{aligned}
& R_{c n}=\frac{h}{2 C} \\
& i_{c n}=\frac{2 C}{h} V_{n}+i_{n}
\end{aligned}
$$

For the first-order Gear method Backward Euler:

$$
\begin{aligned}
& R_{c n}=\frac{h}{C} \\
& i_{c n}=\frac{C}{h} V_{n}
\end{aligned}
$$

where

| $\mathrm{V}_{\mathrm{n}+1}$ | $=$ | present unknown voltage <br> across the capacitor |
| :--- | :--- | :--- |
| $\mathrm{i}_{\mathrm{n}+1}$ | $=$ | present unknown current <br> through the capacitor |
| $\mathrm{V}_{\mathrm{n}, \text { in }}$ | $=$ | previous solution values |
| h | $=$ | time step |
| n | $=$ | time interval |

These expressions are derived by applying appropriate numerical integration to the characteristic equation of the capacitor.

### 2.6.4 AC Frequency Model

For the small-signal analysis, the capacitor is modeled by an impedance whose imaginary component is equal to:

$$
\frac{1}{2 \pi f C}
$$

where

| $f$ | $=$ | frequency of operation |
| :--- | :--- | :--- |
| $C$ | $=$ | apacitance value |

### 2.6.5 Capacitor Virtual



This component performs the same functions as a capacitor, but has a user settable value.

### 2.7 Inductor

```
-mm
    LOH
```

An inductor stores energy in an electromagnetic field created by changes in current through it. Its ability to oppose a change in current flow is called inductance, $L$, and is measured in henrys. An inductor can have any value from $\mu \mathrm{H}$ to H .
Inductor tolerance is, by default, set to the global tolerance (defined in the Analysis/Monte Carlo dialog box). To set the tolerance explicitly, de-select "Use global tolerance" and enter a value in the "inductance tolerance" field.
The variable inductor acts exactly like a regular inductor, except that its setting can be adjusted. It is simulated as an open circuit with a current across the inductor forced to zero by a large impedance value. Values are set in the same way as for the potentiometer.
Note This model is ideal.To model a real-world inductor, attach a capacitor and a resistor in parallel with the inductor.

### 2.7.1 Inductor: Background Information

An inductor is a coil of wire of one "turn" or more. It reacts to being placed in a changing magnetic field by developing an "induced" voltage across the turns of the inductance, and will provide current to a load across the inductance. Voltages can be very large.
Inductors, like capacitors, store energy in magnetic fields. Their "charge" and "discharge" times make them useful in time-delay circuits.
Electric transformers take advantage of the transfer of energy in a magnetic field from the primary winding to the secondary winding, using induced voltage and current. The transfer is proportional to the ratio of the winding turns.

Radio antennae are inductors that operate like transformers in generating and detecting electromagnetic fields. Their efficiency is proportional to their size.
The ignition coil in an automobile develops a very high induced voltage when the current through it suddenly becomes very great. This is the voltage that fires spark plugs.

### 2.7.2 Characteristic Equation

The voltage across the inductor is equal to the inductance, $L$, multiplied by the change in current through the inductor, that is:

$$
v=L \frac{d i}{d t}
$$

### 2.7.3 DC Model

In the DC model, the inductor is represented by a short circuit.

### 2.7.4 Time-Domain Model

$R_{L n}$ is an equivalent resistance and $i_{L n}$ is an equivalent current source. The expression for the $R_{L n}$ and $i_{L n}$ depends on the numerical integration method used.
For trapezoid method:

$$
\begin{aligned}
& R_{L n}=\frac{2 L}{h} \\
& i_{L n}=\frac{h}{2 L} V_{n}+i_{n}
\end{aligned}
$$

For Gear method (first order):

$$
\begin{aligned}
& R_{L n}=\frac{L}{h} \\
& i_{L n}=\frac{h}{L} V_{n}
\end{aligned}
$$

where:

| $\mathrm{V}_{\mathrm{n}+1}$ | $=$ | present unknown voltage <br> across the inductor |
| :--- | :--- | :--- |
| $\mathrm{i}_{\mathrm{n}+1}$ | $=$ | present unknown current <br> through the inductor |
| $\mathrm{V}_{\mathrm{n}, \text { in }}$ | $=$ | previous solution values |
| h | $=$ | time step |
| n | $=$ | time interval |

These expressions are derived by applying appropriate numerical integration to the characteristic equation of the inductor.

### 2.7.5 AC Frequency Model

For the small-signal analysis, the inductor is modeled by an impedance with its imaginary component equal to $2 \pi f L$,
where

$f \quad=\quad$| frequency of operation of the |
| :--- |
| circuit |

$\mathrm{L} \quad=\quad$ inductance value

### 2.7.6 Inductor Virtual

## L3 cim <br> 1 mHz

This component performs in the same way as an inductor, but has a user settable value.

### 2.8 Transformer



The transformer is one of the most common and useful applications of inductance. It can step up or step down an input primary voltage (V1) to a secondary voltage (V2). The relationship is given by $\mathrm{V} 1 / \mathrm{V} 2=\mathrm{n}$, where n is the ratio of the primary turns to the secondary turns. The parameter n can be adjusted by editing the transformer's model.
To properly simulate the transformer, both sides must have a common reference point, which may be ground. The transformer can also be used in a center-tapped configuration. A centertap is provided which may be used for this purpose. The voltage across the tap is half of the total secondary voltage.
This transformer is suitable for getting quick results. To simulate realistic devices that include a transformer, you should use the nonlinear transformer.
Note Both sides of a transformer must be grounded.

### 2.8.1 Characteristic Equation

The characteristic equation of an ideal transformer is given by:

$$
\begin{aligned}
& V_{1}=n V_{2} \\
& i_{1}=\frac{1}{n} i_{2}
\end{aligned}
$$

where

| $\mathrm{V}_{1}$ | $=$ | primary voltage |
| :--- | :--- | :--- |
| $\mathrm{V}_{2}$ | $=$ | secondary voltage |
| n | $=$ | turns ratio |
| $i_{1}$ | $=$ | primary current |
| $i_{2}$ | $=$ | secondary current |

### 2.8.2 Ideal Transformer Model Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| n | Turns ratio | 2 | - |
| $\mathrm{L}_{\mathrm{e}}$ | Leakage inductance | 0.001 | H |
| $\mathrm{L}_{m}$ | Magnetizing inductance | 5 | H |
| $\mathrm{Rp}_{\mathrm{p}}$ | Primary winding resistance | 0.0 | W |
| Rs | Secondary winding resistance | 0.0 | W |

If $\mathrm{n}>1$, it is a step-down transformer; if $\mathrm{n}<1$, it is a step-up transformer.

### 2.9 Nonlinear Transformer



This component is based on a general model that can be customized for different applications.
It is implemented using a conceptual magnetic core and coreless coil building blocks, together with resistors and inductors. Using this transformer, you can model physical effects such as nonlinear magnetic saturation, primary and secondary winding losses, primary and secondary leakage inductances, and core geometric size.
See the "Magnetic Core" description for characteristic equations of the magnetic core.

### 2.9.1 Customizing

The nonlinear transformer can be customized for different applications. It is implemented by using a magnetic core and the coreless coil as the basic building blocks. The magnetic core takes in an input voltage and converts it to a Magnetomotive Force (mmf). The Magnetic Field Intensity $(\mathrm{H})$ is calculated by dividing the mmf by the Length of the core:
$\mathrm{H}=\mathrm{mmf} / \mathrm{L}$

H is then used to find the corresponding Flux Density (B). This is done by using the linear relationship described in the H-B array of coordinate pairs. This H-B array can be taken from the averaging $\mathrm{H}-\mathrm{B}$ curve, which may be obtained from a technical manual that specifies the magnetic characteristics of different cores.

The slope of the B-H function is never allowed to change abruptly, but is smoothly varied whenever the Input Smoothing domain parameter is set to a number greater than zero.
The Flux Density (B) is multiplied by the cross-sectional area to obtain a Flux Value. The Flux Value is used by the coreless coil to obtain a value for the voltage reflected back across the terminals.

The core is modeled to be lossless. No core losses are considered. In the transformer model, the only losses taken into account are the ones modeled by the winding resistances.
To obtain the $\mathrm{H}-\mathrm{B}$ points of the curve:

- Contact a manufacturing company. They many be able to provide the technical data required to model a core.
- Obtain experimental data.


### 2.9.2 Nonlinear Transformer Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| N1 | Primary turns | 1 | - |
| R1 | Primary resistance | $1 \mathrm{e}-06$ | W |
| L1 | Primary leakage inductance | 0.0 | H |
| N2 | Secondary turns | 1 | - |
| R2 | Secondary resistance | $1 \mathrm{e}-06$ | W |
| L2 | Secondary leakage inductance | 0.0 | H |
| A | Cross-sectional area | 1.0 | $\mathrm{~m}^{2}$ |
| L | Core length | 1.0 | m |
| ISD | Input smoothing domain | $1.0 \%$ | - |
| N | Number of co-ordinates |  | 2 |
| H1 | Magnetic field co-ordinate 1 | 0 | A*turns/m |


| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| H2 | Magnetic field co-ordinate2 | 1.0 | A*turns $/ \mathrm{m}^{\text {H3-H15 }}$ |
| Magnetic field co-ordinates | 0 | A*turns $/ \mathrm{m}^{\text {B1 }}$ | Flux density co-ordinate 1 |
| B2 | Flux density co-ordinate 2 | 0 | $\mathrm{~Wb} / \mathrm{m}^{2}$ |
| B3-B15 | Flux density co-ordinates | 0 | $\mathrm{~Wb} / \mathrm{m}^{2}$ |

### 2.10 Relay



The magnetic relay can be used as a normally open or normally closed relay. It is activated when the current in the energizing circuit (attached to $P_{1,} P_{2}$ ) exceeds the value of the switchon current (Ion). During operation, the contact switches from the normally closed terminals $\left(S_{1}, S_{3}\right)$ to the normally open terminals $\left(S_{1}, S_{2}\right)$. The relay will remain on as long as the current in the circuit is greater than the holding current $\left(I_{h d}\right)$. The value of $I_{h d}$ must be less than that of $I_{o n}$.
The magnetic relay is a coil with a specified inductance (Lc, in henries) that causes a contact to open or close when a specified current (Ion, in A) charges it.
The contact remains in the same position until the current falls below the holding value (Ihd, in A), at which point it returns to its original position.

### 2.10.1 Model

The energizing coil of the relay is modeled as an inductor, and the relay's switching contact is modeled as resistors $R_{1}$ and $R_{2}$.

### 2.10.2 Characteristic Equation

| $\mathbf{R}_{1}$ | $=0$ |  |
| :--- | :--- | :--- |
| R2 | $=\cdot$ | if ip $\leq i o n$ |
| $R_{1}$ | $=\cdot$ |  |
| R2 | $=0$ | if ind $<i o n \leq i p$ |

where

| L | $=$ | inductance of the relay energizing coil, in henrys |
| :--- | :--- | :--- |
| $\mathrm{R}_{1, \mathrm{R} 2}$ | $=\quad$ resistance of the relay's switching contact, in ohms |  |
| $\mathrm{i}_{\text {on }}$ | $=$ | turn-on current, in amperes |
| $\mathrm{i}_{\text {hd }}$ | $=\quad$ holding current, in amperes |  |
| $\mathrm{i}_{\mathrm{p}}$ | $=\quad$ current through the energizing coil in amperes |  |

### 2.11 Variable Capacitor



### 2.11.1 The Component

This component acts much like a regular capacitor, except that its setting can be adjusted.

### 2.11.2 Characteristic Equation and Model

This component's capacitance, $C$, is computed based on the initial settings according to the equation:

$$
C=\frac{\text { Setting }}{100} * \text { Capacitance }
$$

The variable capacitor is simulated as an open circuit with a current across the capacitor forced to zero by a large impedance value.
Values are set in the same way as those for the potentiometer.

### 2.11.3 Virtual Variable Capacitor

This component performs the same functions as a variable capacitor, but has a user settable value.

### 2.12 Variable Inductor



### 2.12.1 The Component

This component acts much like a regular inductor, except that its setting can be adjusted.

### 2.12.2 Characteristic Equation and Model

This component's inductance, $L$, is computed based on the initial settings according to the equation:

$$
L=\frac{\text { Setting }}{100} * \text { Inductance }
$$

The variable inductor is simulated as an open circuit with a current across the inductor forced to zero by a large impedance value.
Values are set in the same way as for the potentiometer.

### 2.12.3 Virtual Variable Inductor

This component performs the same functions as a variable inductor, but has a user settable value.

### 2.13 Potentiometer



### 2.13.1 The Component

This component acts much like a regular resistor, except that you can, with a single keystroke, adjust its setting. In the Value tab of the Circuit/Component Properties dialog box, you set the potentiometer's resistance, initial setting (as a percentage) and increment (as a percentage). You also identify the key (A to Z) that you will use to control the setting.
$>$ To decrease the potentiometer's setting, press the identified key.
$>$ To increase the setting, press and hold SHIFT and press the identified key.
For example, say the potentiometer is set to $45 \%$, the increment is $5 \%$ and the key is R. You press R, and the setting drops to $40 \%$. You press R again, and it drops to $35 \%$. You press SHIFT and R , and the setting rises to $40 \%$.

### 2.13.2 Characteristic Equation and Model

The potentiometer is simulated using two resistors, $R_{I}$ and $R_{2}$, whose values are computed using the potentiometer's initial settings.

$$
\mathrm{r}=\frac{\text { Setting }}{100} * \text { Resistance }
$$

where

| $R_{1}$ | $=$ | $r$ |
| :--- | :--- | :--- |
| $R_{2}$ | $=$ | Resistance $-r$ |

### 2.13.3 Virtual Potentiometer

This component performs the same functions as a potentiometer, but has a user settable value.

### 2.14 Pullup



This component is used to raise the voltage of a circuit to which it is connected. One end is connected to Vcc. The other end is connected to a point in a logic circuit that needs to be raised to a voltage level closer to Vcc.

### 2.15 Resistor Packs



Resistor packs are collections of resistors within a single package. The configuration of the resistors can be varied based on the intended usage of the package. Resistor packs are used to minimize the amount of space required on the PCB for the design. In some applications, noise can be a consideration for the use of resistor packs.

### 2.16 Magnetic Core



This component is a conceptual model that you can use as a building block to create a wide variety of inductive and magnetic circuit models. Typically, you would use the magnetic core together with the coreless coil to build up systems that mock the behavior of linear and nonlinear magnetic components. It takes as input a voltage which it treats as a magnetomotive force (mmf) value.

### 2.16.1 Characteristic Equation

Magnetic field intensity, H, is:

$$
H=m m f / l
$$

where

```
mmf = magnetomotive force, the input voltage
| = core length
```

Flux density, B, is derived from a piecewise linear transfer function described to the model by the (magnetic field, flux density) pairs that you input in the Circuit/Component Properties dialog box. The final current, I, allowed to flow through the core is used to obtain a value for the voltage reflected back across the terminals. It is calculated as:

```
I = BA
```

where
$A=$ cross-sectional area

### 2.16.2 Magnetic Core Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $A$ | Cross-sectional area | 1 | $\mathrm{~m}^{2}$ |
| $L$ | Core length | 1 | m |
| ISD | Input smoothing domain\% | 1 | - |
| $N$ | Number of co-ordinates | 2 | - |
| $H 1$ | Magnetic field co-ordinate 1 | 0 | A.turns $/ \mathrm{m}$ |
| $H 2$ | Magnetic field co-ordinate 2 | 1.0 | A.turns $/ \mathrm{m}$ |
| $H 3-H 15$ | Magnetic field co-ordinates | 0 | A.turns $/ \mathrm{m}$ |
| $B 1$ | Flux density co-ordinate 1 | 0 | $\mathrm{~Wb} / \mathrm{m}^{2}$ |
| $B 2$ | Flux density co-ordinate 2 | 1.0 | $\mathrm{~Wb} / \mathrm{m}^{2}$ |
| $B 3-B 15$ | Flux density co-ordinates | 0 | $\mathrm{~Wb} / \mathrm{m}^{2}$ |

### 2.17 Coreless Coil



This component is a conceptual model that you can use as a building block to create a wide variety of inductive and magnetic circuit models. Typically, you would use the coreless coil together with the magnetic core to build up systems that mock the behavior of linear and nonlinear magnetic components. It takes as input a current and produces a voltage. The output
voltage behaves like a magnetomotive force in a magnetic circuit, that is, when the coreless coil is connected to the magnetic core or some other resistive device, a current flows.

### 2.17.1 Characteristic Equation

$$
V_{\text {out }}=N * i_{\text {in }}
$$

where

$$
\begin{aligned}
& V_{\text {out }}=\begin{array}{l}
\text { output voltage value } \\
\text { (magnetomotive force) }
\end{array} \\
& i_{\text {in }}=\text { input current }
\end{aligned}
$$

### 2.17.2 Coreless Coil Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $N$ | Number of inductor turns | 1 | - |

### 2.18 Z Loads

### 2.18.1 A+jB Block



The $\mathrm{A}+\mathrm{jB}$ Block is a circuit block with resistance and inductance connected in series.
" $A$ " is resistance, " $B$ " is inductive reactance $\left(X_{L}\right)$ at a specified frequency and $j^{2}=-1$.
$X_{L}=2 \pi f L$, where f is the specified frequency and L is the inductance.

### 2.18.2 A-jB Block



The A- jB Block is a circuit block with resistance and capacitance connected in series.
"A" is resistance, " B " is capacitive reactance $\left(\mathrm{X}_{\mathrm{C}}\right)$ at a specified frequency and $j^{2}=-1$.

$$
X_{C}=\frac{1}{2 \pi f C}
$$

where f is the specified frequency and C is the capacitance.

### 2.18.3 Z Load 1



1kOhm 1mH 1uF
$Z$ Load 1 is a circuit block with values of $R, L$ and $C$ as shown.

### 2.18.4 Z Load 1 Delta



1kOhm 1mH 1uF
Z Load 1 Delta is a delta connection of three Z Load 1s as shown.

### 2.18.5 Z Load 1 Wye



Z Load 1 Wye is a delta connection of three Z Load 1 s as shown.

### 2.18.6 Z Load 2

Z1


1kOhm 1mH 1uF

Z Load 2 is an RLC series connection block with $R, L$, and $C$ values as shown.

### 2.18.7 Z Load 2 Delta



1 kOhm 1 mH 1 uF
Z Load 2 Delta is a delta connection of three Z Load 2 s as shown.

### 2.18.8 Z Load 2 Wye



Z Load 2 Wye is a wye connection of three Z Load 2 s as shown.

### 2.18.9 Z Load 3



1kOhm 1mH 1uF

Z Load 3 is a circuit block with an RLC parallel connection with $\mathrm{R}, \mathrm{L}$ and C values as shown.

## Chapter Diodes

3

### 3.1 Diode



Diodes allow current to flow in only one direction and can therefore be used as simple solidstate switches in AC circuits, being either open (not conducting) or closed (conducting). Terminal A is called the anode and terminal K is called the cathode.

### 3.1.1 Diodes: Background Information

Diodes exhibit a number of useful characteristics, such as predictable capacitance (that can be voltage controlled) and a region of very stable voltage. They can, therefore, be used as switching devices, voltage-controlled capacitors (varactors) and voltage references (Zener diodes).
Because diodes will conduct current easily in only one direction, they are used extensively as power rectifiers, converting AC signals to pulsating DC signals, for both power applications and radio receivers.
Diodes behave as voltage-controlled switches, and have replaced mechanical switches and relays in many applications requiring remote signal switching.
Even indicator lamps are now replaced with diodes (LEDs) that emit light in a variety of colors when conducting.
A special form of diode, called a Zener diode, is useful for voltage regulation.

### 3.1.2 DC Model

The DC characteristic of a real diode in Multisim is divided into the forward and reverse characteristics.
DC forward characteristic:

$$
I_{D}=I_{S}\left(e^{\frac{V_{D}}{n V_{T}}}-1\right)+V_{D} * G_{\min } \text { for } V_{D} \geq-5 n V_{T}
$$

DC reverse characteristic:

$$
I_{D}= \begin{cases}I_{S}\left(e^{\frac{V_{D}}{n V_{T}}}-1\right)+V_{D} * G_{\min } & \text { for }-5 n V_{T} \leq V_{D} \leq 0 \\ -I_{S}+V_{D} * G_{\min } & \text { for }-B V<V_{D}<-5 n V_{T} \\ -I B V & \text { for } V_{D}=-B V \\ -I_{S}\left(e^{-\left(\frac{B V+V_{D}}{V_{T}}\right)}-1+\frac{B V}{V_{T}}\right) & \text { for } V_{D}<-B V\end{cases}
$$

where

| $\mathrm{I}_{\mathrm{D}}$ | $=$ current through the diode, in amperes |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{D}}$ | $=\quad$ voltage across the diode, in volts |
| $\mathrm{V}_{\mathrm{T}}$ | $=$thermal voltage $(=0.0258$ volts at room <br> temperature $\left.\left(27^{\circ} \mathrm{C}\right)\right)$ |
| BV | $=$ breakdown voltage |

$I_{S}$ is equivalent to the reverse saturation current $\left(I_{o}\right)$ of a diode. In a real diode, $I_{S}$ doubles for every 10 -degree rise in temperature.
Other symbols used in these equations are defined in "Diode Parameters and Defaults".

### 3.1.3 Time-Domain Model

This model defines the operation of the diode, taking into account its charge-storage effects or capacitance. There are two types of capacitances: diffusion or storage capacitance, and depletion or junction capacitance.
The charge-storage element, $C_{D}$, takes into account both of these as follows:

$$
C_{D}= \begin{cases}\tau_{t} \frac{d I_{D}}{d V_{D}}+C_{j 0}\left(1-\frac{V_{D}}{\varphi_{0}}\right)^{-\mathrm{m}} & \text { for } V_{D}<F C * j_{0} \\ \tau_{t} \frac{d I_{D}}{d V_{D}}+\frac{C_{j 0}}{F_{2}}\left(F_{3}+\frac{m V_{D}}{\varphi_{0}}\right) & \text { for } V_{D} \geq F C * j_{0}\end{cases}
$$

where

| $\mathrm{C}_{\mathrm{j} 0}$ | $=$ | zero-bias junction capacitance; typically 0.1 <br> to 10 picofarads |
| :--- | :--- | :--- |
| $\varphi_{0}$ | $=$ | junction potential; typically 0.5 to 0.7 volts |
| $\tau_{t}$ | $=$ | transit time; typically 1 nanosecond |
| m | $=$ | junction grading coefficient; typically 0.33 to |

and where $F_{2}$ and $F_{3}$ are constants whose values are:

$$
\begin{aligned}
& F_{2}=(1-F C)^{1+m} \\
& F_{3}=1-F C(1+m)
\end{aligned}
$$

Notes

1. The voltage drop across the diode varies depending on the set value of:

$$
\begin{aligned}
& I_{S}=\text { saturation current; typically } 10-14 \text { amperes } \\
& r_{S}=\text { ohmic resistance; typically } 0.05 \text { ohms. }
\end{aligned}
$$

2. The parameter $\tau_{t}$ is proportional to the reverse recovery time of the diode. That is, it affects the turn-off or switching speed of the diode. It is the time required for the minority carrier to cross the junction.
3. The barrier potential for a diode is approximately 0.7 to 0.8 volts. This is not to be confused with the model parameter $\varphi_{0}$ given above.

### 3.1.4 AC Small-Signal Model

The figure below shows the linearized, small-signal diode model, in which the diode is represented by a small-signal conductance, $\mathrm{g}_{\mathrm{D}}$. The small-signal capacitance is also evaluated at the DC operating point.

$$
\begin{aligned}
& g_{D}=\left.\frac{d I_{D}}{d V_{D}}\right|_{O P}=\frac{I S}{n V_{\mathrm{T}}} e^{\frac{V_{D}}{n V_{T}}} \\
& C_{D}=\left.\frac{d Q_{D}}{d V_{D}}\right|_{O P}= \begin{cases}\tau_{t} * g_{\mathrm{D}}+C_{j 0}\left(1-\frac{V_{D}}{\varphi_{0}}\right)^{-\mathrm{m}} & \text { for } V_{D}<F C * j_{0} \\
\tau_{t} * g_{\mathrm{D}}+\frac{C_{j 0}}{F_{2}}\left(F_{3}+\frac{m V_{D}}{\varphi_{0}}\right) & \text { for } V_{D} \geq F C * j_{0}\end{cases}
\end{aligned}
$$

where

| OP | $=$ operating point |
| :--- | :--- |
| $\mathrm{Q}_{\mathrm{D}}$ | $=$ the charge on $C_{\mathrm{D}}$ |

### 3.1.5 Diode Parameters and Defaults

| Symbol | Parameter Name | Default | Typical Value | Unit |
| :--- | :--- | :--- | :--- | :--- |
| IS | Saturation current | $1 \mathrm{e}-14$ | $1 \mathrm{e}-9-1 \mathrm{e}-18$ cannot <br> be 0 | A |
| RS | Ohmic resistance | 0 | 10 | W |
| CJO | Zero-bias junction <br> capacitance | 0 | $0.01-10 \mathrm{e}-12$ | F |
| VJ | Junction potential | 1 | $0.05-0.7$ | V |
| TT | Transit time | 0 | $1.0 \mathrm{e}-10$ | s |
| M | Grading coefficient | 0.5 | $0.33-0.5$ | - |


| Symbol | Parameter Name | Default | Typical Value | Unit |
| :--- | :--- | :--- | :--- | :--- |
| Symbol | Parameter Name | Default | Typical Value | Unit |
| BV | Reverse bias breakdown <br> voltage | $1 \mathrm{e}+30$ | - | V |
| N | Emission coefficient | 1 | 1 | - |
| EG | Activation energy | Temperature exponent for <br> effect on IS | 3.0 | 1.11 |
| XTI | Flicker noise coefficient | 0 | 0 | - |
| KF | Flicker noise exponent | 1 | 1 | - |
| AF | Coefficient for forward-bias <br> depletion capacitance formula | 0.5 | 0.5 | - |
| FC | Current at reverse breakdown <br> voltage | 0.001 | $1.0 \mathrm{e}-03$ | A |
| IBV | Parameter measurement <br> temperature | 27 | $27-50$ | O |
| TNOM |  |  | - |  |

### 3.2 Pin Diode



The PIN diode consists of three semiconductor materials.
The center material is made up of intrinsic (pure) silicon. The $p$ - and $n$-type materials are heavily doped and, as a result, have very low resistances.
When reverse biased, the PIN diode acts as a capacitor. The intrinsic material can be seen as the dielectric of a capacitor. The heavily doped $p$ - and $n$-type materials can be viewed as the two conductors.

### 3.2.1 Photo Diode Application

The intrinsic layer, which is a pure semiconductor with no impurities, makes the PIN diode respond better to infrared photons that penetrate deeper into the diode's regions.
The intrinsic layer creates a larger depletion region, which causes the diode to produce a more linear change in current in response to changes in light intensity.

### 3.3 Zener Diode



A zener diode is designed to operate in the reverse breakdown, or Zener, region, beyond the peak inverse voltage rating of normal diodes. This reverse breakdown voltage is called the Zener test voltage (Vzt), which can range between 2.4 V and 200 V .
In the forward region, it starts conducting around 0.7 V , just like an ordinary silicon diode. In the leakage region, between zero and breakdown, it has only a small reverse current. The breakdown has a sharp knee, followed by an almost vertical increase in current.
Zener diodes are used primarily for voltage regulation because they maintain constant output voltage despite changes in current.

### 3.3.1 DC Model

The DC characteristic of a real diode in Multisim is divided into the forward and reverse characteristics.
DC forward characteristic:

$$
I_{D}=I_{S}\left(e^{\frac{V_{D}}{n V_{T}}}-1\right)+V_{D} * G_{\min } \text { for } V_{D} \geq-5 n V_{T}
$$

DC reverse characteristic:

$$
I_{D}= \begin{cases}I_{S}\left(e^{\frac{V_{D}}{n V_{T}}}-1\right)+V_{D} * G_{\min } & \text { for }-5 \mathrm{nV}_{\mathrm{T}} \leq \mathrm{V}_{\mathrm{D}} \leq 0 \\ -I_{S}+V_{D} * G_{\min } & \text { for }-\mathrm{BV}<\mathrm{V}_{\mathrm{D}}<-5 \mathrm{nV}_{\mathrm{T}} \\ -I B V & \text { for } \mathrm{V}_{\mathrm{D}}=-\mathrm{BV} \\ -I_{S}\left(e^{-\left(\frac{B V+V_{D}}{V_{T}}\right)}-1+\frac{B V}{V_{T}}\right) & \text { for } \mathrm{V}_{\mathrm{D}}<-\mathrm{BV}\end{cases}
$$

where

| $\mathrm{I}_{\mathrm{D}}$ | $=$ current through the diode in amperes |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{D}}$ | $=\quad$ voltage across the diode in volts |
| $\mathrm{V}_{T}$ | $=\quad$thermal voltage $(=0.0258$ volts at room <br> temperature $\left.\left(27^{\circ} \mathrm{C}\right)\right)$ |
| $\mathrm{BV} \quad=\quad$ breakdown voltage |  |

$I_{S}$ is equivalent to the reverse saturation current $\left(I_{o}\right)$ of a diode. In a real diode, $I_{S}$ doubles for every 10 -degree rise in temperature.
Other symbols used in these equations are defined in the table below.

### 3.3.2 Zener Diode Parameters and Defaults

| Symbol | Parameter name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Is | Saturation current | $1 \mathrm{e}-14$ | A |
| Rs | Ohmic resistance | 0 | W |
| CJO | Zero-bias junction capacitance | 0 | F |
| VJ | Junction potential | 1 | V |
| TT | Transit time | 0 | S |


| Symbol | Parameter name | Default | Unit |
| :--- | :--- | :--- | :--- |
| M | Grading coefficient | 0.5 | - |
| VZT | Zener test voltage | $1 \mathrm{e}+30$ | V |
| IZT | Zener test current | 0.001 | A |
| N | Emission coefficient | 1 | - |
| EG | Activation energy | 1.11 | eV |
| XTI | Temperature exponent for effect <br> on Is | 3.0 | - |
| Symbol | Parameter name | Default | Unit |
| KF | Flicker noise coefficient | 0 | - |
| AF | Flicker noise exponent | 1 | - |
| FC | Coefficient for forward-bias <br> depletion capacitance formula | 0.5 | - |
| TNOM | Parameter measurement <br> temperature | 27 | ${ }^{\circ} \mathrm{C}$ |

### 3.4 LED (Light-Emitting Diode)

This diode emits visible light when forward current through it, $I_{d}$, exceeds the turn-on current, $I_{o n}$. The electrical model of the LED is the same as the diode model described previously.
LEDs are used in the field of optoelectronics. Infrared devices are used together with spectrally matched phototransistors in optoisolation couplers, hand-held remote controllers, and in fiber-optic sensing techniques. Visible spectrum applications include status indicators and dynamic power level bar graphs on a stereo system or tape deck.

### 3.4.1 Background Information

LEDs are constructed of gallium arsenide or gallium arsenide phosphide. While efficiency can be obtained when conducting as little as 2 milliamperes of current, the usual design goal is in the vicinity of 10 mA . During conduction, there is a voltage drop across the diode of about 2 volts.

Most early information display devices required power supplies in excess of 100 volts. The LED ushered in an era of information display components with sizes and operating voltages compatible with solid-state electronics. Until the low-power liquid-crystal display was developed, LED displays were common, despite high current demands, in battery-powered instruments, calculators and watches. They are still commonly used as on-board annunciators, displays and solid-state indicator lamps.

### 3.4.2 LED Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| IS | Saturation current | $1 \mathrm{e}-14$ | A |
| RS | Ohmic resistance | 0 | W |
| CJO | Zero-bias junction capacitance | 0 | F |
| VJ | Junction potential | 1 | V |
| TT | Transit time | 0 | s |
| M | Grading coefficient | 0.5 | - |

### 3.5 Full-Wave Bridge Rectifier



The full-wave bridge rectifier uses four diodes to perform full-wave rectification of an input AC voltage. Two diodes conduct during each half cycle, giving a full-wave rectified output voltage. The top and bottom terminals can be used as the input terminals for the AC voltage. The left and right terminals can be used as the output DC terminals.

### 3.5.1 Characteristic Equation

The average output DC voltage at no load condition is approximately given by:

```
VDC = 0.636*(Vp-1.4)
```

where
$\mathrm{V}_{\mathrm{p}} \quad=$ the peak value of the input AC voltage

### 3.5.2 Model

A full-wave bridge rectifier consists of four diodes as shown in its icon.
Terminals 1 and 2 are the input terminals, so the input AC source is connected across 1 and 2 . Terminals 3 and 4 are the output terminals, so the load is connected across 3 and 4.
When the input cycle is positive, diodes $D_{1}$ and $D_{2}$ are forward-biased and $D_{3}$ and $D_{4}$ are reverse-biased. $D_{1}$ and $D_{2}$ thus conduct current in the direction shown. The voltage developed is identical to the positive half of the input sine wave minus the diode drops.
When the input cycle is negative, diodes $\mathrm{D}_{3}$ and $\mathrm{D}_{4}$ become forward-biased and conduct current in the direction shown. Hence, the current flows in the same direction for both the positive and the negative halves of the input wave. A full-wave rectified voltage appears across the load.

### 3.5.3 Full-Wave Bridge Rectifier Parameters and Defaults

| Symbol | Parameter Name | Default | Typical Value | Unit |
| :--- | :--- | :--- | :--- | :--- |
| IS | Saturation current | $1 \mathrm{e}-14$ | $1 \mathrm{e}-9-1 \mathrm{e}-18$ cannot <br> be 0 | A |
| RS | Ohmic resistance | 0 | 10 | W |
| CJO | Zero-bias junction capacitance | 0 | $0.01-10 \mathrm{e}-12$ | F |
| VJ | Junction potential | 1 | $0.05-0.7$ | V |
| TT | Transit time | 0 | $1.0 \mathrm{e}-10$ | s |
| M | Grading coefficient | 0.5 | $0.33-0.5$ | - |
| BV | Reverse bias breakdown <br> voltage | $1 \mathrm{e}+30$ | - | V |
| N | Emission coefficient | 1 | 1 | - |
| EG | Activation energy | 1.11 | 1.11 | eV |
| XTI | Temperature exponent for <br> effect on IS | 3.0 | 3.0 | - |
| KF | Flicker noise coefficient | 0 | 0 | - |
| AF | Flicker noise exponent | 1 | 1 | - |
| FC | Coefficient for forward-bias <br> depletion capacitance formula | 0.5 | 0.5 | - |
| IBV | Current at reverse breakdown <br> voltage | 0.001 | $1.0 \mathrm{e}-03$ | A |
| TNOM | Parameter measurement <br> temperature | 27 | $27-50$ |  |

### 3.6 Schottky Diode



The Schottky diode is a two-terminal device with a junction that uses metal in place of the $p$ type material. The formation of a junction with a semiconductor and metal results in very little junction capacitance.

The Schottky diode will have a $V_{F}$ of approximately 0.3 V and a $V_{B R}$ of less than - 50 V . These are lower than the typical $p n$-junction ratings of $V_{F}=0.7 \mathrm{~V}$ and $V_{B R}=-150 \mathrm{~V}$.

With very little junction capacitance, the Schottky diode can be operated at much higher frequencies than the typical $p n$-junction diode and has a much faster switching time.
The Schottky diode is a relatively high-current device that is capable of switching rapidly while providing forward currents of approximately 50 A . It can operate at frequencies of 20 GHz and higher in sinosoidal and low-current switching circuits.

### 3.7 Silicon-Controlled Rectifier



A silicon-controlled rectifier (SCR) is a unidirectional current control device like a Shockley diode. However, the SCR has a third terminal capable of supporting a digital gate connection, which adds another means of controlling the current flow. The SCR switches on when the forward bias voltage exceeds the forward-breakover voltage or when a current pulse is applied to the gate terminal.
The SCR is triggered into conduction by applying a gate-cathode voltage ( $V G K$ ), which causes a specific level of gate current $(I G)$. The gate current triggers the SCR into conduction. The device is returned to its nonconducting state by either anode current interruption or forced commutation. When the SCR is turned off, it stays in a non-conducting state until it receives another trigger.

### 3.7.1 Model

The SCR is simulated using a mixed electrical and behavioral model.
The status of the SCR is handled with a logical variable, much like the Shockley diode and diac simulations. The resistance, $R_{s,}$ acts as a current block when the SCR is switched off. $R_{s}$ has two separate values, depending on the status of the SCR. When the SCR is on, the resistance $R_{s}$ is low; when the SCR is off, the resistance $R_{s}$ is high. The high resistance value acts as a current block.

The SCR is switched on and $R_{s}$ set low (le-06) if:

$$
V d \geq V d r m
$$

or

$$
\begin{aligned}
& I g \geq I g t \text { at } V g \geq V g t \text { and } \\
& V d \geq_{0}
\end{aligned}
$$

or

$$
\frac{d V_{d}}{d t} \geq \frac{d V}{d t} \quad \text { of the SCR }
$$

The SCR is switched off and $R_{s}$ set high if:

$$
I d<\mathrm{I} h
$$

In this case, the switching occurs after turn-off time $T_{q \text {, which }}$ is implemented by the behavioral controller

```
Id = current through the SCR, in amperes
rs = blocking resistance, in ohms
```

Symbols used in these equations are defined in "SCR Parameters and Defaults".

### 3.7.2 Time-Domain Model

For the time-domain model, the charge-storage effects of the SCR junction capacitance are considered in the simulation.

The turn-off time, $T_{q}$, is implemented by introducing a behavioral delay in the opening of the controlled switch.

### 3.7.3 AC Small-Signal Model

In the AC model, the diode is represented by its linearized small-signal model. The diode small-signal conductance $\mathrm{g}_{d}$ and the small-signal capacitance Cd are evaluated at the DC operating point.

### 3.7.4 SCR Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Irdm | Peak off-state current | $1 \mathrm{e}-06$ | A |
| Vdrm | Forward breakover voltage | 200 | V |
| Vtm | Peak on-state voltage | 1.5 | V |
| Itm | Forward current at which Vtm is measured | 1 | A |
| Tq | Turn-off time | $1.5 \mathrm{e}-05$ | s |
| $\mathrm{dv} / \mathrm{dt}$ | Critical rate of off-state voltage rise | 50 | $\mathrm{~V} / \mu s$ |
| Ih | Holding current | 0.02 | A |
| Vgt | Gate trigger voltage | 1 | V |
| Igt | Gate trigger current | 10.001 | A |
| Vd | Voltage at which Igt is measured | V |  |

### 3.8 DIAC



A diac is a two-terminal parallel-inverse combination of semiconductor layers that allows triggering in either direction. It functions like two parallel Shockley diodes aligned back-toback. The diac restricts current flow in both directions until the voltage across the diac exceeds the switching voltage. Then the diac conducts current in the direction of the voltage.

### 3.8.1 DC Model

The diac is switched on and the resistance, $\mathrm{R}_{\mathrm{s},}$, is set low if, in either the positive or negative direction.

$$
\mathrm{V}_{d} \geq V_{s}
$$

The diac is switched off (current-blocking mode) and $R_{s}$ is set high if, in either direction:

$$
\begin{gathered}
\frac{V_{s}}{I_{r e v}} \\
\mathrm{Id}<\mathrm{Ih}
\end{gathered}
$$

where
$\mathrm{V}_{\mathrm{d}}=$ voltage across the diac, in volts
$\mathrm{I}_{\mathrm{d}}=$ current through the diac, in amperes
$\mathrm{R}_{\mathrm{s}}=$ blocking resistance
$\mathrm{I}_{\text {rev }}=$ = peak off-state reverse current

Other symbols used in these equations are defined in "Diac Parameters and Defaults".

### 3.8.2 Time-Domain and AC Small-Signal Models

Each of the Shockley diodes is simulated with the mixed electrical/behavioral model described in the DC model above.

### 3.8.3 DIAC Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| IS | Saturation current | $1 \mathrm{e}-06$ | A |
| Vs | Switching voltage | 100 | V |
| Vtm | Peak on-state voltage | 1.5 | V |
| Itm | Forward current at which Vtm is measured | 1 | A |
| Tq | Turn-off time | $1 \mathrm{e}-06$ | s |
| Ih | Holding current | 0.02 | A |
| CJO | Zero-bias junction capacitance | $1 \mathrm{e}-12$ | F |

### 3.9 TRIAC



A triac is a three-terminal five-layer switch capable of conducting current in both directions. The triac model consists of two SCRs, each of which is modeled as described earlier in this chapter. The triac remains off, restricting current in both directions until the voltage across the triac exceeds the breakover voltage, or until a positive pulse of current is applied to the gate terminal.

### 3.9.1 Model

The simulation is a combined electrical/behavioral model. The status of the triac, either on or off, is treated as a logical variable. The resistance, $R_{s,}$ is a function of the triac status.

When the triac is off, the resistance $R_{s}$ is set high to act as a current block. When the triac is on, $\mathrm{R}_{\mathrm{s}}$ is low (le-06).

$$
\left(\frac{V_{d r m}}{I d r m}\right)
$$

The triac is switched on in either direction if:

$$
\begin{aligned}
V d & \geq V d r m \\
R s & =1 \mathrm{e}-06
\end{aligned}
$$

or
$V d \geq 0$ and
$\mathrm{Ig} \geq \mathrm{Igt}$ at $\mathrm{Vg} \geq \mathrm{Vgt}$
or $\quad \frac{d V_{d}}{d t} \geq \frac{d V}{d t} \quad$ of the triac
The triac is switched off and the resistance $R_{s}$ is set high (current-blocking mode) if:

$$
\mathrm{Id}<\mathrm{Ih} .
$$

In this case the switching occurs after turn-off time $T_{q \text {, which is implemented by the }}$ behavioral controller.

| Vs | = | maximum forward breakover voltage, or switching voltage, in volts |
| :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{d}}$ | = | current through the diac, in amperes |
| $\mathrm{R}_{\text {s }}$ | = | blocking resistance, in ohms |
| $\mathrm{I}_{\text {rev }}$ | = | peak off-state reverse current |
| $\mathrm{v}_{\mathrm{br}}$ | = | maximum forward breakover voltage, in volts |
| $i_{d}$ | = | current through the triac, in amperes |
| Vd | = | voltage across the diac, in volts |
| vd | = | voltage across the triac, in volts |
| $\mathrm{t}_{\text {d }}$ | = | turn-on time, in seconds |

Other symbols used in these equations are defined in "Triac Parameters and Defaults".

### 3.10 Varactor Diode



The varactor is a type of $p n$-junction diode with relatively high junction capacitance when reverse biased. The capacitance of the junction is controlled by the amount of reverse voltage applied to the device, which makes the device function as a voltage-controlled capacitor.
The capacitance of a reverse-biased varactor junction is found in the following way:

$$
C_{T}=\varepsilon \frac{A}{W_{d}}
$$

where

| $\mathrm{C}_{\mathrm{T}}$ | $=$ | the total junction capacitance |
| :--- | :--- | :--- |
| CE | $=$ | permittivity of the semiconductor material |
| $A$ | $=$ | the cross-sectional area of the junction |
| $W_{d}$ | $=$ | the width of the depletion layer |

The value of $C_{T}$ is inversely proportional to the width of the depletion layer. The depletion layer acts as an insulator (called the dielectric) between the $p$-type and $n$-type materials. Varactor diodes are used in place of variable capacitors in many applications.

## Chapter Transistors

### 4.1 BJT (NPN \& PNP)



A bipolar junction transistor, or BJT, is a current-based valve used for controlling electronic current. BJTs are operated in three different modes, depending on which element is common to input and output: common base, common emitter or common collector. The three modes have different input and output impedances and different current gains, offering individual advantages to a designer.
A transistor can be operated in its nonlinear region as a current/voltage amplifier or as an electronic switch in cutoff and saturation modes. In its linear region, it must be biased appropriately (i.e., subjected to external voltages to produce a desired collector current) to establish a proper DC operating point. The transistors' parameters are based on the GummelPoon transistor model.

BJTs are commonly used in amplification and switching applications. They come in two versions: NPN and PNP. The letters refer to the polarities, positive or negative, of the materials that make up the transistor sandwich. For both NPNs and PNPs, the terminal with the arrowhead represents the emitter.

An NPN transistor has two n-regions (collector and emitter) separated by a p-region (base). The terminal with the arrowhead is the emitter. The ideal NPN in the parts bin has generic values suitable for most circuits. You can specify a real-world transistor by double-clicking the icon and choosing another model.

A PNP transistor has two p-regions (collector and emitter) separated by an n-region (base). The terminal with the arrowhead represents the emitter. The ideal PNP model has generic values suitable for most circuits. You can specify a real-world transistor by double-clicking the icon and choosing another model.

### 4.1.1 Characteristic Equations

$$
\begin{aligned}
& I_{E}=I_{C}+I_{B} \\
& \beta_{D C}=\frac{I_{C}}{I_{B}}=h_{F E} \\
& \beta_{A C}=\frac{\Delta I_{C}}{\Delta I_{B}}=\mid O P\left(V_{C E}\right)=h_{f e}
\end{aligned}
$$

where

```
\(\beta_{D C}=h_{F E}=\mathrm{DC}\) current gain
\(\beta_{A C}=h_{f e}=\) small-signal current gain
\(\mathrm{I}_{\mathrm{C}}=\) collector current
\(I_{B}=\) base current
\(\Delta I_{E}=\) emitter current
```

The model for the PNP transistor is the same as the NPN model, except the polarities of the terminal currents and voltages are reversed.
The DC characteristic of a BJT in Multisim is modeled by a simplified Gummel-Poon model. The base-collector and base-emitter junctions are described by their ideal diode equations. The diode capacitors are treated as open circuits.

The beta variation with current is modeled by two extra non-ideal diodes. The diode capacitors are treated as open circuits. The various equations are:

$$
\begin{aligned}
& I_{B E 2}=I_{S E}\left[\exp \left(\frac{V_{B E}}{n_{e} V_{\mathrm{T}}}\right)-1\right] \\
& I_{B C 2}=I_{s}\left[\exp \left(\frac{V_{B C}}{n_{C} V_{\mathrm{T}}}\right)-1\right] \\
& K_{q 1}=\frac{1}{1-\frac{V_{B C}}{V A}} \\
& K_{q 2}=\frac{I S}{I K F}\left[\exp \left(\frac{V_{B E}}{V_{\mathrm{T}}}\right)-1\right] \\
& K_{q b}=\frac{K_{q 1}}{2}\left(1+\sqrt{1+4 K_{q 2}}\right) \\
& I_{C E}=\frac{I S}{K_{q b}}\left[\exp \left(\frac{V_{B E}}{V_{\mathrm{T}}}\right)-1\right] \\
& I C C=\frac{I S}{K_{q b}}\left[\exp \left(\frac{V_{B C}}{V_{\mathrm{T}}}\right)-1\right] \\
& I_{C T}=I C E-I C C \\
& I_{B E}=I S\left[\exp \left(\frac{V_{B E}}{V_{\mathrm{T}}}\right)-1\right] \\
& I_{B C 1}=I S\left[\exp \left(\frac{V_{B C}}{V_{\mathrm{T}}}\right)-1\right]
\end{aligned}
$$

where

| $\mathrm{V}_{T}$ | $=$ | thermal voltage $=0.0258$ |
| :--- | :--- | :--- |
| $\mathrm{~V}_{\mathrm{A}}$ | $=$ | forward early voltage |

The model parameter $\beta_{f}$ is equivalent to $\beta_{\mathrm{DC}}$ in the DC case and $\beta_{\mathrm{AC}}$ in the AC case. Other symbols used in these equations are defined in "BJT Model Parameters and Defaults."

### 4.1.2 Time-Domain Model

The BJT time-domain model takes into account the parasitic emitter, base and collector resistances, and also the junction, diffusion, and substrate capacitances. The capacitors in the model are represented by their energy storage model derived using the appropriate numerical integration rule.

$$
\begin{aligned}
& C_{B E}= \begin{cases}\tau_{F} \frac{d I_{C C}}{d V_{B E}}+C_{j E 0}\left(1-\frac{V_{B E}}{\varphi_{E}}\right)^{-m_{E}} & \text { for } V_{B E}<F C * \varphi_{E} \\
\tau_{F} \frac{d I_{C C}}{d V_{B E}}+\frac{C_{j E 0}}{F_{2}}\left(F_{3}+\frac{m_{E} V_{B E}}{\varphi_{\mathrm{E}}}\right) & \text { for } V_{B E} \geq F C * \varphi_{E}\end{cases} \\
& C_{B C}= \begin{cases}\tau_{R} \frac{d I_{E C}}{d V_{B C}}+C_{j C 0}\left(1-\frac{V_{B C}}{\varphi_{\mathrm{C}}}\right)^{-m_{C}} & \text { for } V_{B C}<F C * \varphi_{C} \\
\tau_{R} \frac{d I_{E C}}{d V_{B C}}+C_{j C 0}\left(F_{3}+\frac{m_{C} V_{B C}}{\varphi_{\mathrm{C}}}\right) & \text { for } V_{B C} \geq F C * \varphi_{C}\end{cases} \\
& C_{\text {sub }}= \begin{cases}C_{j s 0}\left(1-\frac{V_{C S}}{\varphi_{\mathrm{S}}}\right)^{-m_{s}} & \text { for } V_{C s}<0 \\
C_{j s 0}\left(1+\frac{m_{s} V_{C S}}{\varphi_{s}}\right)^{2}\end{cases} \\
& C_{J X}= \begin{cases}C_{j C 0}\left(1-\mathrm{X}_{\mathrm{CIC}}\right)\left(1-\frac{V_{B X}}{\varphi_{C}}\right)^{-m_{C}} & \text { for } V_{B X}<F C * \varphi_{C} \\
C_{j c 0}\left(1-\mathrm{X}_{\mathrm{CJC}}\right) \\
F_{2}\left(F_{3}+\frac{m_{C} V_{B X}}{\varphi_{\mathrm{C}}}\right) & \text { for } V_{B X} \geq F C * \varphi_{C}\end{cases}
\end{aligned}
$$

where, for the base-emitter junction, $\mathrm{C}_{\mathrm{BE}}$,

$$
\begin{aligned}
& F_{2}=(1-F C)^{1+m_{E}} \\
& F_{3}=1-F C\left(1+m_{E}\right)
\end{aligned}
$$

and for the base-collector junction, $\mathrm{C}_{\mathrm{BC}}$ and $\mathrm{C}_{\mathrm{JX}}$,

$$
\begin{aligned}
& F_{2}=(1-F C)^{1+m_{C}} \\
& F_{3}=1-F C\left(1+m_{C}\right)
\end{aligned}
$$

The symbols used in these equations are defined in "BJT Model Parameters and Defaults."

### 4.1.3 AC Small-Signal Model

The small-signal model of a BJT is automatically computed during linearization of the DC and large-signal time-domain models. The circuit shown is the Gummel-Poon small-signal model of an NPN transistor.

$$
\begin{array}{ll}
C_{\pi}=\left.C_{B E}\right|_{O P} & g_{\pi}=\left.\frac{I_{B}}{V_{\mathrm{T}}}\right|_{O P} \\
C_{\mu}=\left.C_{B C}\right|_{o P} & g_{m}=\left.\frac{I_{C}}{V_{\mathrm{T}}}\right|_{o P} \\
C_{s}=C_{s u b} \mid o P & g_{0}=\left.\frac{I_{c}}{V_{A}}\right|_{o P} \\
C_{J X}=\left.C_{J X}\right|_{o P} & \beta_{a c} \frac{g_{m}}{g_{\pi}} \\
i_{c}=g_{\pi} v_{b e}+g_{\mu \nu} v_{c e} &
\end{array}
$$

where

| $g_{\mathrm{p}}$ | $=$ | input conductance |
| :--- | :--- | :--- |
| $g_{\mu}$ | $=$ | reverse feedback conductance |
| $g_{\mathrm{m}}$ | $=$ | transductance |
| $g_{\circ}$ | $=$ | output conductance. |

### 4.1.4 BJT Model Parameters and Defaults

| Symbol | Parameter Name | Default | Example | Unit |
| :---: | :---: | :---: | :---: | :---: |
| IS | Saturation current | 1e-16 | 1e-15 | A |
| $\beta F$ | Forward current gain coefficient | 100 | 100 | - |
| $\beta R$ | Reverse current gain coefficient | 1 | 1 | - |
| rb | Base ohmic resistance | 0 | 100 | W |
| re | Emitter ohmic resistance | 0 | 10 | W |
| rc | Collector ohmic resistance | 0 | 1 | W |
| Cs | Substrate capacitance | 0 | 1 | F |
| $\mathrm{Ce}, \mathrm{Cc}$ | Zero-bias junction capacitances | 0 | 2e-09 | F |
| $\phi e, \phi c$ | Junction potentials | 0.75 | 0.75 | V |
| $\tau F$ | Forward transit time | 0 | 1e-13 | S |
| $\tau R$ | Reverse transit time | 0 | 10e-09 | S |
| $\mathrm{me}, \mathrm{mc}$ | Junction grading coefficients | 0.33 | 0.5 | - |
| VA | Early voltage | $1 \mathrm{e}+30$ | 200 | V |
| Ise | Base emitter leakage saturation current | 0 | 1e-13 | A |
| Ikf | Forward beta high-current knee-point | $1 \mathrm{e}+30$ | 0.01 | A |
| Ne | Base-emitter leakage emission coefficient | 1.5 | 2 | - |
| NF | Forward current emission coefficient | 1 | 1 | - |
| NR | Reverse current emission coefficient | 1 | 1 | - |
| VAR | Reverse early voltage | $1 \mathrm{e}+30$ | 200 | V |
| IKR | Reverse beta roll-off corner current | $1 \mathrm{e}+30$ | 0.01 | A |
| ISC | B-C leakage saturation current | 0 | 0.01 | A |
| NC | B-C leakage emission coefficient | 2 | 1.5 | - |


| Symbol | Parameter Name | Default | Example | Unit |
| :---: | :---: | :---: | :---: | :---: |
| IRB | Current for base resistance equal to $(r b+$ RBM $) / 2$ | $1 \mathrm{e}+30$ | 0.1 | A |
| RBM | Minimum base resistance at high currents | 0 | 10 | W |
| XTF | Coefficient for bias dependence of tF | 0 | 0 | - |
| VTF | Voltage describing VBC dependence of tF | $1 \mathrm{e}+30$ | - | V |
| ITF | High current dependence of tF | 0 | - | A |
| PTF | Excess phase at frequency equal to 1/ ( $\mathrm{tF}{ }^{*} 2 \mathrm{PI}$ ) Hz | 0 | - | Deg |
| XCJC | Fraction of B-C depletion capacitance connected to internal base node | 1 | - | - |
| VJS | Substrate junction build-in potential | . 75 | - | V |
| MJS | Substrate junction exponential factor | 0 | 0.5 | - |
| XTB | Forward and reverse beta temperature exponent | 0 | - | - |
| EG | Energy gap for temperature effect on IS | 1.11 | - | eV |
| XTI | Temperature exponent for effect on IS | 3 | - | - |
| KF | Flicker noise coefficient | 0 | - | - |
| AF | Flicker noise exponent | 1 | - | - |
| FC | Coefficient for forward-bias depletion capacitance formula | . 5 | - | - |
| TNOM | Parameter measurement temperature | 27 | 50 | ${ }^{\circ} \mathrm{C}$ |

### 4.2 Resistor Biased BJT (NPN \& PNP)



Resistor biased BJTs are discrete transistors which have had additional resistors added to them within a standard transistor package. This is done to reduce the space required on the PCB for the design. The general application is for transistor switches for displays such as LED and Hex displays.
They come in two varieties: with a NPN transistor or a PNP transistor.

### 4.3 Darlington Transistor (NPN \& PNP)



The Darlington connection is a pair of two bipolar junction transistors for operation as a composite transistor. The composite transistor acts as a single unit with a current gain that is the product of the current gains of each bipolar junction transistor.
A Darlington array consists of seven Darlington pairs. Each pair has an input and an output. There is also one Common and one GND pin on the IC.


### 4.3.1 DC Bias Model

If a Darlington transistor with a very high current gain, $\beta_{D}$, is used, the base current may be calculated from

$$
I_{B}=\frac{V_{C C}-V_{B E}}{R_{B}+\beta_{D} R_{E}}
$$

This equation is the same for a regular transistor, however, the value of $\beta_{D}$ is much greater, and the value of $V_{B E}$ is larger.
The emitter current is then

$$
I_{E}=\left(\beta_{D}+1\right) I_{B} \approx \beta_{D} I_{B}
$$

DC voltages are:

$$
\begin{aligned}
V_{E} & =I_{E} R_{E} \\
V_{B} & =V_{E}+V_{B E}
\end{aligned}
$$

### 4.3.2 AC Model

The AC input signal is applied to the base of the Darlington transistor through capacitor $C_{1}$, with the ac output, $V_{o}$, obtained from the emitter through capacitor $C_{2}$. The Darlington transistor is replaced by an ac equivalent circuit made up of an input resistance, $r_{i}$, and an output current source, $\beta_{D} I_{b}$.

### 4.3.2.1 AC Input Impedance

The AC input impedance looking into the transistor base is then

$$
\frac{V_{i}}{I_{b}}=r_{i}+\beta_{D} R_{E}
$$

The AC input impedance looking into the circuit is

$$
Z_{i}=R_{B} \|\left(r_{i}+\beta_{D} R_{E}\right)
$$

### 4.3.2.2 AC Current Gain

The AC circuit gain is as follows:

$$
A_{i}=\beta_{D} \frac{R_{B}}{R_{B}+\beta_{D} R_{E}}=\frac{\beta_{D} R_{B}}{R_{B}+\beta_{D} R_{E}}
$$

### 4.4 BJT Array



BJT arrays are collections of discrete transistors on a single die. They can come in many variations based on their intended application. The reasons for using an array is that the devices are more closely matched than a random group of discrete devices (eliminating the need to sort them), the noise characteristics are better, and the space required on a PCB is smaller.
There are three types of BJT arrays:

- PNP transistor array
- NPN/PNP transistor array
- NPN transistor array.


### 4.4.1 General-purpose PNP Transistor Array

This general-purpose silicon PNP transistor array incorporates two transistors, a Darlington circuit, and a current-mirror pair with a shared diode.
The two transistors can be used in circuit applications. The total array can be used in applications in systems with low-power and low-frequency requirements.

### 4.4.2 NPN/PNP Transistor Array

This general-purpose high-voltage silicon transistor array consists of five independent transistors (two PNP and three NPN types) on a common substrate, which has a separate connection. Separate connection for each transistor permits greater flexibility in circuit design.
This array is useful in applications including differential amplifiers, DC amplifiers, level shiftors, timers, thyristor firing circuits and operational amplifiers.

### 4.4.3 General-purpose High-current NPN Transistor Array

This array consists of five high-current NPN transistors on a common monolithic substrate. Two of these transistors are matched at low currents for applications in which offset parameters are particularly important. Independent connections for each transistor and a separate terminal for the substrate allow for maximum flexibility in circuit design.
This array is useful in applications such as signal processing and switching systems operating from DC to VHF. Other applications include lamp and relay driver, differential amplifier, thyristor firing and temperature-compensated amplifier.

### 4.5 P-Channel MOSFET

This device is a P-channel MOSFET. See also "MOSFET" on page 4-12.

### 4.6 N -Channel MOSFET

This device is an N-channel MOSFET. See also "MOSFET" on page 4-12.

### 4.7 MOSFET



A MOSFET is a Metal-Oxide-Semiconductor FET. This transistor is a type of FET that uses an induced electrical field to control current through the device. Either negative or positive gate voltages can be applied to control the current.
The substrate is usually connected to the most negatively biased part of the MOSFET, usually the source lead. In the three-terminal MOSFETs, the substrate is internally connected to the source. N-channel MOSFETs have an inward-pointing substrate arrow, and p-channel MOSFETs have an outward-pointing arrow. N-channel and p-channel MOSFETs are identical, except that their voltage polarities are opposite.

The 4-Terminal Enhanced N-MOSFET is an n-channel enhancement MOSFET. Because the substrate lead is not connected to the source lead, it has four terminals.
The 4-Terminal Enhanced P-MOSFET is a p-channel enhancement MOSFET. Because the substrate and source leads are not connected, it has four terminals.
Eight MOSFETs, both depletion-type and enhancement-type, are included in the parts bin.

### 4.7.1 Depletion MOSFETs

Like a JFET, a depletion MOSFET consists of a length of p-type (for a p-channel MOSFET) or n-type (for an n-channel MOSFET) semiconductor material, called the channel, formed on a substrate of the opposite type. The gate is insulated from the channel by a thin silicon dioxide ( $\mathrm{SiO}_{2}$ ) layer. Depletion MOSFETs are used in automatic-gain control (AGC) circuits.
3-terminal n-channel depletion MOSFET
3-terminal p-channel depletion MOSFET
4-terminal n-channel depletion MOSFET, substrate unconnected
4-terminal p-channel depletion MOSFET, substrate unconnected

### 4.7.2 Enhancement MOSFETs

An enhancement MOSFET has no physical channel between the drain and the source, unlike the depletion MOSFET. Instead, the substrate extends all the way to the silicon dioxide $\left(\mathrm{SiO}_{2}\right)$
layer. An enhancement MOSFET works only with positive gate-source voltages.
Enhancement MOSFETs are extensively used in digital circuits and large-scale integration (LSI) applications.
3-terminal n-channel enhancement MOSFET
3-terminal p-channel enhancement MOSFET
4-terminal n-channel enhancement MOSFET, substrate unconnected
4-terminal p-channel enhancement MOSFET, substrate unconnected
Multisim provides four MOSFET device models, which differ in the formulation of the current-voltage characteristic. The parameter LEVEL in the model dialog specifies the model to be used. LEVEL 1 is a modified Shichman-Hodges model. LEVEL 2 defines the geometrybased analytical model. LEVEL 3 defines the semi-empirical short-channel model. LEVEL 4 defines the BS1M1 model. LEVEL 5 defines a new BS1M2 model.

### 4.7.3 DC Model

Due to the complexity of the MOSFET models used, only very basic formulas are provided in the following description.
The DC characteristics are modeled by a nonlinear current source, $I_{D}$.
Forward characteristics ( $\mathrm{V}_{\mathrm{DS}} \geq 0$ ):

$$
\begin{array}{rlrl}
V_{T E}= & V_{T O}+\gamma\left(\sqrt{\varphi-V_{B S}}\right)-\sqrt{\varphi} & & \text { for } \gamma>0, \varphi>0 \\
& 0 & & \text { for }\left(V_{G S}-V E\right) \leq 0 \\
I_{D}= & \beta\left(V_{G S}-V_{T E}\right)^{2}\left(1+\lambda V_{D S}\right) & & \text { for } 0<\left(V_{G S}-V_{T E}\right) \leq V_{D S} \\
& \beta\left(V_{D S}\left[2\left(V_{G S}-V_{T E}\right)-V_{D S}\right]\left(1+\lambda V_{D S}\right)\right. & \text { for } 0<V_{D S} \leq\left(V_{G S}-V_{T E}\right)
\end{array}
$$

Reverse characteristics $\left(V_{D S}<0\right)$ :

$$
V_{T E}=V_{T O}=\gamma\left(\sqrt{\left.\varphi-V_{B D}\right)-\sqrt{\varphi}}\right.
$$

$$
\begin{array}{cl}
0 & \text { for }\left(V_{G D}-V_{T E}\right) \leq 0 \\
I_{D}=-\beta\left(V_{G S}-V_{T E}\right)^{2}\left(1-\lambda V_{D S}\right) & \text { for } 0<\left(V_{G D}-V_{T E}\right) \leq-V_{D} \\
\beta\left(V_{D S}\left[2\left(V_{G D}-V_{T E}\right)+V_{D S}\right]\left(1-\lambda V_{D S}\right)\right. & \text { for } 0<V_{D S} \leq\left(V_{G D}-V_{T E}\right)
\end{array}
$$

where

| I | $=$channel length modulation, measured in <br> 1 <br> volts |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{TE}}=$ | threshold voltage, in volts |
| $\mathrm{V}_{\mathrm{TO}}=$ | zero-bias threshold voltage, in volts |
| $\gamma$ | $=$ bulk-threshold parameter, in volts |
| j | $=$ surface potential at strong inversion, in volts |
| $\mathrm{V}_{\mathrm{BS}}=$ | bulk-to-source voltage, in volts |
| $\mathrm{V}_{\mathrm{BD}}=$ | bulk-drain voltage, in volts |
| $\mathrm{V}_{\mathrm{DS}}=$ | drain-to-source voltage, in volts |

### 4.7.4 Time-Domain Model

The time-domain model takes into account the charge-storage effects of the junction diodes used to model MOSFETs. The diodes are modeled using the diode time-domain model described in the Diodes Parts Bin chapter.

### 4.7.5 AC Small-Signal Model

In the linearized small-signal model, the junction diodes used to model the MOSFETs are replaced by their equivalent small-signal models.
$C_{G B,} C_{G S}, C_{G D}$ are zero-bias junction capacitances.

$$
\begin{array}{ll}
g_{m}=\left.\frac{d I_{D}}{d V_{G S}}\right|_{O P} & g_{B S}=\left.\frac{d I_{B S}}{d V_{B S}}\right|_{O P} \\
g_{D S}=\left.\frac{d I_{D}}{d V_{G S}}\right|_{O P} & g_{B D}=\left.\frac{d I_{B D}}{d V_{B D}}\right|_{O P} \\
g_{m B S}=\left.\frac{d I_{D}}{d V_{B S}}\right|_{O P} &
\end{array}
$$

### 4.7.6 MOSFET Level 1 Model Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| VTO | Threshold voltage | 0 | V |
| KP | Transconductance coefficient | $2 e-05$ | $\mathrm{~A} / \mathrm{V}^{2}$ |
| LAMBDA | Channel-length modulation | 0 | $1 / \mathrm{V}$ |
| PHI | Surface potential | 0.6 | V |
| GAMMA | Bulk-threshold parameter | 0 | $\mathrm{~V}^{\star *} 0.5$ |
| RD | Drain ohmic resistance | 0 | W |
| RS | Source ohmic resistance | 0 | W |
| IS | Bulk-junction saturation current | $\mathrm{A}-14$ | F |
| CGBO | Gate-bulk overlap capacitance per meter <br> channel length | 0 | F |
| CGDO | Gate-drain overlap capacitance per meter <br> channel length | 0 | F |
| CGSO | Gate-source overlap capacitance per meter <br> channel width | 0 | F |
| CBD | Zero-bias bulk-drain junction capacitance | 0 | F |
| CBS | Zero-bias bulk-source junction capacitance | 0 |  |


| Symbol | Parameter Name | Default | Unit |
| :---: | :---: | :---: | :---: |
| PB | Bulk-junction potential | 0.8 | V |
| RSH | Drain and source diffusion sheet resistance | 0 | W |
| CJ | Zero-bias bulk junction bottom capacitance per m2 of junction area | 0 | F/m² |
| MJ | Bulk junction bottom grading coefficient | 0.5 | - |
| CJSW | Zero-bias bulk junction sidewall capacitance per $m$ of junction perimeter. | 0 | F/m |
| MJSW | Bulk junction sidewall grading coefficient | 0.5 | - |
| JS | Bulk junction saturation current per m 2 of junction area | 0 | $\mathrm{A} / \mathrm{m}^{2}$ |
| TOX | Oxide thickness | 1e-07 | m |
| NSUB | Substrate doping | 0 | 1/cm ${ }^{3}$ |
| NSS | Surface state density | 0 | 1/cm ${ }^{2}$ |
| TPG | Type of gate material | 1 | - |
| LD | Lateral diffusion | 0 | m |
| UO | Surface mobility | 600 | $\mathrm{cm}^{2} / \mathrm{Vs}$ |
| KF | Flicker noise coefficient | 0 | - |
| AF | Flicker noise exponent | 1 | - |
| FC | Coefficient for forward-bias depletion capacitance formula | 0.5 | - |
| TNOM | Parameter measurement temperature | 27 | ${ }^{\circ} \mathrm{C}$ |

$\mathrm{r}_{\mathrm{D}}=\mathrm{r}_{\mathrm{S}}=10 \%$ to $15 \%$ of the on-state drain-source resistance, $R_{\mathrm{DS}(\mathrm{on})}$.

### 4.8 MOSFET Thermal Model



This is an interactive device that lets you simulate the heat generated in a MOSFET. Pressing "T" on your keyboard lets you toggle the displayed parameter between Junction, Dielectric Bond and Case.

The following thermal electrical equivalent circuit represents the device's model.


Heat generated in a device's junction flows from a higher temperature region through each resistor-capacitor pair to a lower temperature region.
PDiss is a current source; its amplitude is the power consumed by the MOSFET. The voltages of the nodes $T_{J}, T_{B}, T_{C}$ and $T_{A}$ represent the temperature rise of the junction point of the MOSFET, dielectric bond of the MOSFET, case of the MOSFET and ambient temperature.
The ambient temperature is considered constant (no temperature rise), so the voltage of $\mathrm{T}_{\mathrm{A}}$ is zero and $\mathrm{T}_{\mathrm{A}}$ is grounded.

### 4.9 JFETs (Junction FETs)



The JFET is a unipolar, voltage-controlled transistor that uses an induced electrical field to control current. The current through the transistor is controlled by the gate voltage. The more negative the voltage, the smaller the current.
A JFET consists of a length of an n-type or p-type doped semiconductor material called a channel. The ends of the channel are called the source and the drain. The terminal with the arrowhead represents the gate.
In an n-channel JFET, the gate consists of p-type material surrounding the $n$-channel. In a pchannel JFET, the gate consists of n-type material surrounding the p-channel.

### 4.9.1 DC Model

The DC model characteristic is determined by a nonlinear current source, $I_{D}$. Forward characteristics ( $V_{D S} \geq 0$ ):

$$
\begin{array}{cl}
0 & \text { for }\left(V_{G S}-V_{T O}\right) \leq 0 \\
I_{D}=-\beta\left(V_{G S}-V_{T O}\right)^{2}\left(1+\lambda V_{D S}\right) & \text { for } 0<\left(V_{G S}-V_{T O}\right) \leq V_{D S} \\
\beta\left(V_{D S}\left[2\left(V_{G S}-V_{T O}\right)-V_{D S}\right]\left(1+\lambda V_{D S}\right)\right. & \text { for } 0<V_{D S} \leq\left(V_{G S}-V_{T O}\right)
\end{array}
$$

Reverse characteristics ( $V_{D S}<0$ ):

$$
\begin{array}{cl}
0 & \text { for }\left(V_{G S}-V_{T O}\right) \leq 0 \\
I_{D}=-\beta\left(V_{G S}-V_{T O}\right)^{2}\left(1+\lambda V_{D S}\right) & \text { for } 0<\left(V_{G S}-V_{T O}\right) \leq V_{D S} \\
\beta\left(V_{D S}\left[2\left(V_{G S}-V_{T O}\right)-V_{D S}\right]\left(1+\lambda V_{D S}\right)\right. & \text { for } 0<V_{D S} \leq\left(V_{G S}-V_{T O}\right)
\end{array}
$$

where
$\mathrm{V}_{\mathrm{GS}}=$ gate-source voltage, in volts
$\mathrm{V}_{\mathrm{DS}}=$ drain-source voltage, in volts

| $\mathrm{V}_{\mathrm{GD}}$ | $=$ gate-drain voltage, in volts |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{GS}(\text { off })}$ | $=$ gate-source cutoff voltage, in volts |
| $I_{S}$ | $=$ saturation current for the gate-drain and gate-source diode junctions |
| $\mathrm{I}_{\mathrm{D}}$ | $=$ drain-to-source current, in amperes |
| $\mathrm{I}_{\mathrm{DSS}}$ | $=$ drain-to-source saturation current, in amperes |
| $\beta$ | $=\frac{I_{D S S}}{\left[V_{G S}(\text { off })\right]^{2}}=$ transconductance parameter in $A / V^{2}$ |

I $=$ channel-length modulation parameter measured in $1 / \mathrm{V}$

Other symbols used in these equations are defined in "JFET Model Parameters and Defaults".
Note $\beta$ is not to be confused with $g_{m}$, the AC small-signal gain mentioned later in this chapter.

The charge storage occurring in the two gate junctions is modeled by the diode time-domain model described in the Diodes Parts Bin chapter.
The diodes used to model the JFETs are represented by their small-signal models.

$$
\begin{aligned}
& g_{m}=\left.\frac{d I_{D}}{d V_{G S}}\right|_{O P} \\
& g_{D S}=\left.\frac{d I_{D}}{d V_{D S}}\right|_{O P} \\
& g_{G S}=\left.\frac{d I_{G S}}{d V_{G S}}\right|_{O P} \\
& g_{G D}=\left.\frac{d I_{G D}}{d V_{G D}}\right|_{O P}
\end{aligned}
$$

where

$$
\begin{aligned}
& g_{\mathrm{m}}=\mathrm{AC} \text { small-signal gain } \\
& g_{D S}=\text { small-signal forward admittance or transconductance }
\end{aligned}
$$

$g_{G S}$ and $g_{G D}$ are normally very small because the diode junctions are not forward-biased. $I_{G S}$ and $I_{G D}$ are the diode current expressions mentioned in the diode modeling section.

### 4.9.2 JFET Model Parameters and Defaults

| Symbol | Parameter Name | Default | Example | Unit |
| :--- | :--- | :--- | :--- | :--- |
| VTO | Threshold voltage | -2 | -2 | V |
| BETA | Transconductance <br> coefficient | 0.0001 | $1 \mathrm{e}-03$ | $\mathrm{~A} / \mathrm{V}$ |
| LAMBDA | Channel-length modulation | 0 | $1 \mathrm{e}-04$ | $1 / \mathrm{V}^{2}$ |
| RD | Drain ohmic resistance | 0 | 100 | W |
| RS | Source ohmic resistance | 0 | 100 | W |
| IS | Gate-junction saturation <br> current | $1 \mathrm{e}-14$ | $1 \mathrm{e}-14$ | A |
| Cgd | Zero-bias gate-drain junction <br> capacitance | 0 | $1 \mathrm{e}-12$ | F |
| Cgs | Zero-bias gate-source <br> junction capacitance | 0 | $5 \mathrm{e}-12$ | F |
| PB | Gate-junction potential | 1 | .06 | V |
| B | Doping tail parameter | 1 | 1.1 | - |
| KF | Flicker noise coefficient | 0 | - | - |
| AF | Flicker noise exponent | 1 | - | - |
| FC | Coefficient for forward-bias <br> depletion capacitance <br> formula | .5 | - | ${ }^{\circ} \mathrm{C}$ |
| TNOM | Parameter measurement <br> temperature | 27 | 50 |  |

$r_{D}=r_{S}=10 \%$ to $15 \%$ of the on-state drain-to-source resistance, $R_{D S(o n)}$.

### 4.10 Power MOSFET (N/P)



The double-diffused or DMOS transistor is an example of a power MOSFET. This device is fabricated on a lightly doped $n$-type substrate with a heavily doped region at the bottom for drain contact. Two diffusions are used, one to create the $p$-type body region and another to create the $n$-type source region.

The DMOS device is operated by applying a positive gate voltage, $v_{G S}$, greater than the threshold voltage $V_{t}$, which induces a lateral $n$ channel in the $p$-type body region underneath the gate oxide. Current is conducted through the resulting short channel to the substrate and then vertically down the substrate to the drain.

The DMOS transistor can have a breakdown voltage as high as 600 V and a current capability as high as 50 A is possible.
Power MOSFETs have threshold voltages in the range of 2 to 4 V . In comparison with BJTs, power MOSFETs do not suffer second breakdown, nor do they require the large base-drive currents of power BJTS. They also have a higher speed of operation than the power BJTs. These advantages make power MOSFETs suited to switching applications, such as in motorcontrol circuits.

### 4.11 Power MOSFET Complementary

These DMOS dual N - and P-channel enhancement mode power field effect transistors minimize on-state resistance, provide superior switching performance, and withstand high energy pulses in the avalanche and commutation modes. These devices are particularly suited for low voltage applications such as notebook computer power management and other battery powered circuits where fast switching, low in-line power loss, and resistance to transients are needed.

### 4.12 N-Channel \& P-Channel GaAsFET



This component is a high-speed field-effect transistor that uses gallium arsenide (GaAs) as the semiconductor material rather than silicon. It is generally used as a very high frequency amplifier (into the gigahertz range). A GaAsFET consists of a length of n-type or p-type doped GaAs called the channel. The ends of the channel are called the source and the drain. The terminal with the arrowhead represents the gate. GaAsFETs are used in microwave applications.

### 4.12.1 Model and Characteristic Equations

The GaAsFET component is based on the Statz model.

$$
I d=\left\{\begin{array}{ll}
0 & \text { for } V_{g s}-V_{T O}<0 \\
\beta *\left(1+\lambda * V_{\mathrm{ds}}\right) *\left(V_{g s}-V_{T O}\right)^{2} * \frac{\left(1-\left(1-V_{d s} * \frac{\alpha}{3}\right)^{3}\right)}{1+\beta *\left(V_{g s}-V_{T O}\right)}
\end{array} \text { for } \mathrm{V}_{\mathrm{gs}}-\mathrm{V}_{\mathrm{TO}} \geq 0\right.
$$

where

| $\mathrm{V}_{\mathrm{gs}}$ | $=$ | gate-source voltage |
| :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{ds}}$ | $=$ | drain-source voltage |
| $\mathrm{V}_{\mathrm{TO}}$ | $=$ | threshold voltage; equivalent to the gate- <br> source cutoff voltage |
| a | $=$ | saturation voltage |
| b | $=$ | transconductance |
| I | $=$ | channel-length modulation |
| ld | $=$ | drain to source current |

### 4.12.2 GaAsFET Parameters and Defaults

| Symbol | Parameter name | Default | Unit |
| :--- | :--- | :--- | :--- |
| VTO | Pinch-off voltage | -2 | V |
| BETA | Transconductance | 0.0001 | $\mathrm{~A} / \mathrm{V}^{2}$ |
| B | Doping tail extending parameter | 0.3 | $1 / \mathrm{V}$ |
| ALPHA | Saturation voltage | 2 | $1 / \mathrm{V}$ |
| LAMBDA | Channel-length modulation | 0 | $1 / \mathrm{V}$ |
| RD | Drain ohmic resistance | 0 | W |
| RS | Source ohmic resistance | 0 | W |
| CGS | Zero-bias G-S junction capacitance | 0 | F |
| CGD | Zero-bias G-D junction capacitance | 0 | F |
| PB | Gate junction potential | 1 | V |
| KF | Flicker noise coefficient | 0 | - |
| AF | Flicker noise exponent | 1 | - |
| FC | Coefficient for forward-bias depletion <br> capacitance formula | 0.5 |  |

### 4.13 IGBT



The IGBT is an MOS gate-controlled power switch with a very low on-resistance. It is similar in structure to the MOS-gated thyristor, but maintains gate control of the anode current over a wide range of operating conditions.
The low on-resistance feature of the IGBT is due to conductivity modulation of the $n$ epitaxial layer grown on a $\mathrm{p}^{+}$substrate. The on-resistance values have been reduced by a factor of
about 10 compared with those of conventional n-channel power MOSFETs of similar size and voltage capability.
Changes to the epitaxial structure and the addition of recombination centers are responsible for the reduction in the fall time and an increase in the latching current level of the IGBT. Fall times as low as $0.1 \mu \mathrm{~s}$ and latching currents as high as 50 A can be achieved, while retaining on-resistance values $<0.2 \Omega$ for a $0.09 \mathrm{~cm}^{2}$ chip area.

### 4.14 Unijunction Transistors



The Programmable Unijunction Transistor is designed for adjustable characteristics such as valley current, peak current and intrinsic standoff ratio.

## Chapter Analog Components

### 5.1 Opamp



### 5.1.1 Opamp Model Parameters

An ideal operational amplifier (Opamp) is an amplifier with infinite gain, infinite input impedance and zero output impedance. With the application of negative feedback, Opamps can be used to implement functions such as addition, subtraction, differentiation, integration, averaging and amplification.
An opamp can have a single input and single output, a differential input and single output, or a differential input and differential output.

### 5.1.2 Ideal Opamp Model

The ideal opamp model is the fastest to simulate. Its characteristics include:

- open-loop voltage gain (A)

The open-loop gain is the gain of the opamp without any feedback applied which in the ideal opamp is infinite. This is not possible in the typical opamp, but it will be in the order of 120 dB .

- frequency response

The frequency response of an opamp is finite and its gain decreases with frequency. For stability, a dominant pole is intentionally added to the opamp to control this decreasing gain with frequency. In an internally compensated opamp, the response typically is set for $-6 \mathrm{~dB} /$ octive roll off with a -3 dB frequency in range of 10 Hz . With an externally compensated Opamps, the -3 dB corner frequency can be changed by adding an external capacitor.

- unity-gain bandwidth

This is the frequency at which the gain of the opamp is equal to 1 . This is the highest frequency at which the opamp can be used, typically as a unity gain buffer.

- common mode rejection ratio (CCMR)

This is the ability of an opamp to reject or to not amplify a signal that is applied to both its input pins expressed as a ratio (in dBs) of its common mode gain to its open loop gain.

- slew rate

This is the rate of change of output voltage expressed in volts per microsecond.

### 5.1.3 Opamp: Background Information

The operational amplifier is a high-gain block based upon the principle of a differential amplifier. It is common to applications dealing with very small input signals.

The open-loop voltage gain (A) is typically very large ( $10 \mathrm{e}+5$ to $10 \mathrm{e}+6$ ). If a differential input is applied across the " + " and " - " terminals, the output voltage will be:

$$
\mathrm{V}=\mathrm{A} *(\mathrm{~V}+-\mathrm{V}-)
$$

The differential input must be kept small, since the opamp saturates for larger signals. The output voltage will not exceed the value of the positive and negative power supplies $(\mathrm{Vp})$, also called the rails, which vary typically from 5 V to 15 V . This property is used in a Schmitt trigger, which sets off an alarm when a signal exceeds a certain value.
Other properties of the opamp include a high input resistance (Ri) and a very small output resistance (Ro). Large input resistance is important so that the opamp does not place a load on the input signal source. Due to this characteristic, opamps are often used as front-end buffers to isolate circuitry from critical signal sources.
Opamps are also used in feedback circuits, comparators, integrators, differentiators, summers, oscillators and wave-shapers. With the correct combination of resistors, both inverting and non-inverting amplifiers of any desired voltage gain can be constructed.

### 5.1.4 Opamp: Simulation Models

Opamps are provided with several levels of simulation models of increasing complexity and accuracy. The following model levels are used to distinguish between the various models:

- L1 - this is the simplest model with the opamp modeled as a gain block with a differential input and a single ended output.
- L2 - this is a more complex model in which the supply voltages are included in the simulation.
- L3 - this is a model of increasing complexity where additional control pins are supported.
- L4 - this is the most complex and accurate model with a majority of the external control pins modeled.


### 5.1.4.1 L1 Simulation Model

This is the simplest simulation model and is equivalent to the Three Terminal Opamp model of EWB Version 5. This model is an idealized differential input, single output model that models only the first order characteristics of the opamp.
The modeled opamp parameters are:

- open loop gain
- input resistance
- output resistance
- slew rate
- unity-gain bandwidth
- input bias current
- input offset current

The opamp is modeled by distributing the open-loop voltage gain, $A$, across three stages. The first and second stages model the first and second poles of the opamp, and the third stage models the output impedance.
The same model is used for DC, time-domain and AC analyses.

$$
\begin{aligned}
& I_{B 1}=I_{B I A S}+\frac{I O S}{2} \\
& I_{B 2}=I_{B I A S}-\frac{I O S}{2} \\
& I_{1}=\frac{A_{1} * V_{I N 1}}{R_{1}} \\
& A_{1}=A^{1 / 3}
\end{aligned}
$$

where

| $A_{1}$ | $=\quad$ open-loop voltage gain of the first stage |
| :--- | :--- |
| $R_{I N}$ | $=\quad$ input resistance, in ohm |
| $I_{\text {BIAS }}$ | $=\quad$ input bias current, in amperes |
| $I_{O S}$ | $=\quad$ input offset current, in amperes |

$$
\begin{aligned}
& R_{1}=1 \mathrm{k} \Omega \\
& f_{P 1}=\frac{f_{u}}{A} \\
& C_{1}=\frac{1}{2 \pi * R_{1} * f_{P 1}}
\end{aligned}
$$

The slew rate limits the rate of change of $I_{l}$ to model the rate of change of output voltage.

$$
\begin{aligned}
& I_{1}=\frac{A_{2} * V_{I N_{2}}}{R_{2}} \\
& A_{2}=A^{1 / 3} \\
& R_{2}=R_{\text {OUT }}
\end{aligned}
$$

where

$$
R_{\text {OUT }}=\text { output resistance }
$$

A third stage is introduced by specifying the location of the second pole:

$$
\begin{aligned}
C_{2} & =\frac{1}{2 \pi * R_{2} * f_{P 2}} \\
R_{2} & =1 \mathrm{k} \Omega \\
R_{3} & =R_{O U T} \\
I_{3} & =\frac{A^{1 / 3} * V_{I N}}{R_{3}}
\end{aligned}
$$

where
$f_{u}=$ unity-gain bandwidth in hertz; i.e., the frequency at which the open-loop voltage gain equals 1 .
$f_{P 2}=$ second-pole frequency. A third stage may be introduced by specifying the location of a second pole in hertz.
$C_{C}=$ compensation capacitance, which shifts the dominant pole to the left in the frequency response. Its value is typically 30-40 picofarads.
$S R=$ slew rate, which is the rate of change of output voltage (in $\mathrm{V} / \mathrm{s}$ ) in response to a step input.

### 5.1.4.2 L2 Simulation Model

This is a more complex simulation model and is equivalent to the Five Terminal Opamp model of EWB Version 5 The base L2 model is a differential input, single output model based on the Boyle-Cohn-Pederson macro model, which includes the supply voltage connections.
This model supports second order effects such as common-mode rejection, output voltage and current limiting characteristics of the opamp in addition to the first order effects.
The modeled opamp parameters are:

- open loop gain
- input resistance
- output resistance
- slew rate
- unity-gain bandwidth
- common mode rejection (CCMR)
- input bias current
- input offset current
- input bias current
- input offset voltage
- input bias voltage
- output voltage swing
- output current limiting

The internal components of a 741 opamp are shown below.
The circuit is divided into three stages. The input stage consists of ideal transistors, Q1 and Q2, and associated sources and passive elements. It produces the linear and nonlinear differential mode ( DM ) and common mode (CM) input characteristics. The capacitor, $C_{e}$, introduces a second order-effect for the slew rate and C 1 introduces a second-order effect to the phase response.

$$
\begin{aligned}
& I_{C 1}=\frac{S R * C_{C}}{2} \\
& C_{e}=\frac{2 * I_{C}}{S R} \quad R_{C 1}=\frac{1}{2 \pi * f_{u} * C_{C}} \\
& I_{B 1}=I_{b s}+\frac{I_{o s}}{2} \\
& \beta_{1}=\frac{I_{C 1}}{I_{B 1}} \\
& \beta_{2}=\frac{I_{C 1}}{I_{B 2}} \\
& I_{E E}\left(\frac{\left(\beta_{1}+1\right)}{\beta_{1}}+\frac{\left(\beta_{2}+1\right)}{\beta_{2}}\right) I_{C 1} \\
& R_{E}=\frac{200}{I_{E E}}
\end{aligned}
$$

Assume $I_{S l}=1 e-16$

$$
\begin{aligned}
& I_{S 2}=I S 1\left(1+\frac{V o s}{0.025}\right) \\
& C_{1}=\frac{C C}{2} \tan \Delta \varphi
\end{aligned}
$$

The interstage provides the DM and CM gains and consists of voltage-controlled current sources $g_{c m,} g_{a}$ and $g_{b}$ and resistors, $R_{02}$ and $R_{2}$. The dominant time constant of the opamp is provided by the internal feed-back capacitor, $c_{c}$. In some opamps, the two nodes of $c_{c}$ are made available to the outside world for external compensation. The output stage models DC and AC output resistance. The elements $d 3, v c, d 4$ and ve provide maximum desired voltage swings. Elements $d 1, d 2, r c c$ and $g c$ provide the current-limiting function.

## Interstage:

$$
\begin{aligned}
g_{m} & =\frac{I C}{0.02585} \\
R_{e 1} & =\frac{\beta_{1+\beta 2}}{\beta_{1+} \beta_{2+2}}\left[R_{C 1}-\frac{1}{g_{m}}\right] \\
g_{a} & =\frac{1}{R_{C 1}} \\
g_{b} & =\frac{A R_{C}}{100 e^{3} R_{02}} \\
G_{c m} & =\frac{G_{a}}{C_{M R R}}
\end{aligned}
$$

## Output stage:

$$
\begin{aligned}
& R_{01}=\frac{R_{\text {out }}}{2} \\
& R_{02}=R_{\text {out }}-R_{01} \\
& I_{x}=2 * I_{c} g_{b}-I_{S C} \\
& I_{S D}=I_{x} \exp \left(\frac{-R_{01} * I_{S C}}{0.025}\right) \\
& R_{C C}=\frac{0.025}{100 i_{x}} \ln \frac{I_{x}}{I_{S D}} \\
& G_{C}=\frac{1}{R_{C}} \\
& V_{C}=V_{C C}-V_{S W}{ }^{+}+V_{\mathrm{T}} * I_{n} \frac{I_{S C}}{1_{S D}} \\
& V_{E}=V_{e e}-V_{S W}{ }^{-}+V_{\mathrm{T}} * I_{n} \frac{I_{S C}}{1_{S D}}
\end{aligned}
$$

Note In addition to the base L2 simulation model, other models of this complexity or level are supplied by the various manufacturers for their particular opamps.

### 5.1.4.3 L3 Simulation Model

This is a more complex simulation model that is equivalent to the Seven Terminal Opamp models of EWB Version 5. This model is supplied by the various manufacturers for the more complex Opamps that have additional pins to support functions such as external compensation and output offset balance controls.

Each model is unique as it was developed by the individual companies to support their products. Therefore, a general description of each model is not possible.

### 5.1.4.4 L4 Simulation Model

This is generally the most complex opamp simulation model and is equivalent to the Nine Terminal Opamp model of EWB Version 5. Models are supplied by the various manufacturers for the more complex Opamps that have additional pins to support functions such as external compensation and output offset balance controls.
Each model is unique as it was developed by the individual companies to support their products. Therefore, a general description of each model is not possible.

### 5.2 Norton Opamp



### 5.2.1 The Component

The Norton amplifier, or the current-differencing amplifier (CDA) is a current-based device. Its behavior is similar to an opamp, but it acts as a transresistance amplifier where the output voltage is proportional to the input current.

### 5.2.2 Norton Opamp: Simulation models

The same levels of simulation model as the opamps are provided with several levels of simulation models of increasing complexity and accuracy.
The following model levels are used to distinguish between these models:

- L1 - this is the simplest model with the opamp modeled as a gain block with a differential input and a single ended output.
- L2 - this is a more complex model in which the supply voltages are included in the simulation.
- L3 - this is a model of increasing complexity where additional control pins are supported.
- L4 - this is the most complex and accurate model with a majority of the external control pins modeled.


### 5.3 Comparator



### 5.3.1 The Component

This component models the high-level behavior of a comparator. A comparator is an IC operational-amplifier whose halves are well balanced and without hysteresis and is therefore suitable for circuits in which two electrical quantities are compared. The comparator component models conversion speed, quantization error, offset error and output current limitation.

A comparator is a circuit that compares two input voltages and produces an output in either of two states, indicating the greater than or less than relationship of the inputs.
A comparator switches to one state when the input reaches the upper trigger point. It switches back to the other state when the input falls below the lower trigger point.
A voltage comparator may be implemented with any op-amp, with consideration for operating frequencies and slew rate, or with specialized ICs such as the LM339.
The comparator compares a reference voltage, fixed or variable, with an input waveform.
If the input is applied to the non-inverting input and the reference to the inverting input (lower circuit), the comparator will be operating in the non-inverting mode. In this case, when the input voltage is equal to (or slightly less than) the reference voltage the output will be at its lowest limit (near the negative supply) and when the input is equal to (or slightly greater than) the reference voltage the output will change to its highest value (near the positive supply).

If the inverting and non-inverting terminals are reversed (upper circuit) the comparator will operate in the inverting mode.

### 5.3.2 Comparator: Simulation models

The same levels of simulation model as the opamps are provided with several levels of simulation models of increasing complexity and accuracy.
The following model levels are used to distinguish between these models:

- L1 - this is the simplest model with the opamp modeled as a gain block with a differential input and a single ended output.
- L2 - this is a more complex model in which the supply voltages are included in the simulation.
- L3 - this is a model of increasing complexity where additional control pins are supported.
- L4 - this is the most complex and accurate model with a majority of the external control pins modeled.


### 5.3.3 Comparator Parameters and Defaults

| Symbol | Parameter name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Voffset | Input voltage offset | 0.7 | V |
| A | Gain | 200000 | $\mathrm{~V} / \mathrm{V}$ |
| Voh | Output high level | 3.5 | V |
| Vol | Output low level | 0.23 | V |
| Trr | Low-to-high response time | $1 \mathrm{e}-07$ | s |
| Trf | High-to-low response time | $1.5 \mathrm{e}-07$ | s |
| Tr | Rall time time | $1 \mathrm{e}-07$ | s |
| Tf | Positive supply current | 0.0051 | S |
| Icc+ | Negative supply current | 0.0041 | A |
| Icc- | Maximum positive supply current | 0.006 | A |
| Imax+ | Maximum negative supply current | 0.005 | A |
| Imax- |  |  |  |

### 5.4 Wide Band Amplifier



### 5.4.1 The Component

The typical opamp, such as a general purpose 741 type opamp, has been internally compensated for a unity gain bandwidth of about 1 MHz . Wide band amplifiers are opamps that have been designed with a unity gain bandwidth of greater than 10 MHz and typically in the 100 MHz range. These devices are used for application such as video amplifiers.

### 5.4.2 Wide Band Amplifier: Simulation models

The same levels of simulation model as the opamps are provided with several levels of simulation models of increasing complexity and accuracy.
The following model levels are used to distinguish between these models:

- L1 - this is the simplest model with the opamp modeled as a gain block with a differential input and a single ended output.
- L2 - this is a more complex model in which the supply voltages are included in the simulation.
- L3 - this is a model of increasing complexity where additional control pins are supported.
- L4 - this is the most complex and accurate model with a majority of the external control pins modeled.


### 5.5 Special Function

### 5.5.1 The Component

These are a group of analog devices that are used for the following applications:

- instrumentation amplifier
- video amplifier
- multiplier/divider
- preamplifier
- active filter
- high precision reference


### 5.5.2 Special Function: Simulation models

The same levels of simulation model as the opamps are provided with several levels of simulation models of increasing complexity and accuracy.
The following model levels are used to distinguish between these models:

- L1 - this is the simplest model with the opamp modeled as a gain block with a differential input and a single ended output.
- L2 - this is a more complex model in which the supply voltages are included in the simulation.
- L3 - this is a model of increasing complexity where additional control pins are supported.
- L4 - this is the most complex and accurate model with a majority of the external control pins modeled.


## Chapter TTL

### 6.1 Standard TTL



The characteristics of the standard TTL series can be illustrated by the 7400 quad NAND gate IC.

The 74 series uses a nominal supply voltage $\left(\mathrm{V}_{O C}\right)$ of 5 V and can operate reliably over the range 4.75 to 5.25 V . The voltages applied to any input of a standard 74 series IC must never exceed +5.5 V . The maximum negative voltage that can be applied to a TTL input is -0.5 V .
The 74 series IC is designed to operate in ambient temperatures ranging from 0 to $70^{\circ} \mathrm{C}$. The guaranteed worst-case DC noise margins for the 74 series are 400 mV .
A standard TTL NAND gate requires an average power of 10 mV .
A standard TTL output can typically drive 10 standard TTL inputs.

### 6.2 Schottky TTL

The basic circuitry of the standard TTL series forms the central part of several other TTL series, including the Schottky TTL, 74S series.
The Schottky TTL (the 74S series) reduces the storage-time delay by not allowing the transistor to go as deeply into saturation. The 74S series does this by using a Schottky barrier diode connected between the base and the collector of each transistor.

Circuits in the 74S series also use smaller resistor values to help improve switching times. This increases the circuit average power dissipation to about 20 mW . These circuits also use a Darlington pair to provide a shorter output rise time when switching from ON to OFF.

### 6.3 Low-Power Schottky TTL

The low-power Schottky TTL (the 74LS series) is lower in power and slower in speed than the 74S series. It uses the Schottky-clamped transistor, but with larger resistor values than the 74 S series. The larger resistor values reduce the power requirements of the circuit, but increase the switching times.
A NAND gate in the 74LS series typically has an average propagation delay of 9.5 ns and an average power dissipation of 2 mW .

### 6.4 74xx

### 6.4.1 74xx00 (Quad 2-In NAND)

This device contains four independent 2-input NAND gates.
Logic function:
$Y=\overline{\mathrm{AB}}$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 6.4.2 74xx01 (Quad 2-In NAND)

This device contains four independent 2-input NAND gates.
Logic function:
$Y=\overline{A B}$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 6.4.3 74xx02 (Quad 2-In NOR)

This device contains four independent 2-input NOR gates.
Logic function:

$$
Y=\overline{A+B}
$$

NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 0 |

### 6.4.4 74xx03 (Quad 2-In NAND (Ls-OC))

This device contains four independent 2-input NAND gates. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
Y=\overline{\mathrm{AB}}
$$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 6.4.5 74xx04 (Hex INVERTER)

This device contains six independent INVERTER gates.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:


### 6.4.6 74xx05 (Hex INVERTER (OC))

This device contains six independent INVERTER gates. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:


### 6.4.7 74xx06 (Hex INVERTER (OC))

This device contains six independent INVERTER gates. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
\mathrm{Y}=\overline{\mathrm{A}}
$$

INVERTER gate truth table:

| A | $\mathbf{Y}$ |
| :--- | :--- |
| 1 | 0 |
| 0 | 1 |

### 6.4.8 74xx07 (Hex BUFFER (OC))

This device contains six independent BUFFER/non-inverting gates. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
\mathrm{Y}=\overline{\mathrm{B}}
$$

BUFFER gate truth table:


### 6.4.9 74xx08 (Quad 2-In AND)

This device contains four independent 2-input AND gates.
Logic function:

$$
\mathrm{Y}=\mathrm{AB}
$$

AND gate truth table:


### 6.4.10 74xx09 (Quad 2-In AND (OC))

This device contains four independent 2-input AND gates. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
Y=A B
$$

AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 1 |

### 6.4.11 74xx10 (Tri 3-In NAND)

This device contains three independent 3-input NAND gates.
Logic function:

$$
Y=\overline{\mathrm{ABC}}
$$

NAND gate truth table

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 1 | 1 | 0 |

### 6.4.12 74xx100 (8-Bit Bist Latch)

The 74100 is an 8 -bit bistable latch.
8 -bit bistable latch truth table:

| IHPUTS |  | OUTPUTS |  |
| :--- | :--- | :--- | :--- |
| $\mathbf{D}$ | $\mathbf{G}$ | $\mathbf{Q}$ | $\overline{\mathbf{0}}$ |
| 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |
| X | 0 | $Q 0$ | $\overline{Q 0}$ |

### 6.4.13 74xx107 (Dual JK FF(clr))

This device is a positive pulse-triggered flip-flop. It contains two independent J-K flip-flops with individual J-K, clock, and direct clear inputs.

JK flip-flop truth table:

| $\overline{\text { CLR }}$ | CLK | $\overline{\mathbf{J}}$ | $\mathbf{K}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | $X$ | $X$ | $X$ | 0 | 1 |
| 1 | $\cdot$ | 0 | 0 | Hold |  |
| 1 | $\cdot$ | 1 | 0 | 1 | 0 |
| 1 | $\cdot$ | 0 | 1 | 0 | 1 |
| 1 | $\cdot$ | 1 | 1 |  | Toggle |

### 6.4.14 74xx109 (Dual JK FF (+edge, pre, clr))

This device contains two independent J-K positive edge-triggered flip-flops.
JK flip-flop truth table:

| $\overline{\text { PRE }}$ | $\overline{\text { CLR }}$ | CLK | $\overline{\mathbf{J}}$ | $\mathbf{K}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | X | X | X | 1 | 0 |
| 1 | 0 | X | X | X | 0 | 1 |
| 0 | 0 | X | X | X | 1 | 1 |
| 1 | 1 | $\cdot$ | 0 | 0 | 0 | 1 |
| 1 | 1 | . | 1 | 0 | Toggle |  |
| 1 | 1 | . | 0 | 1 | Hold |  |
| 1 | 1 | . | 1 | 1 | 1 | 0 |
| 1 | 1 | 0 | X | X | Hold |  |

$=$ positive edge-triggered

### 6.4.15 74xx11 (Tri 3-In AND)

This device contains three independent 3-input AND gates.
Logic function:
$Y=A B C$
AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 |

### 6.4.16 74xx112 (Dual JK FF(-edge, pre, clr))

This device contains two independent J-K negative edge-triggered flip-flops. JK flip-flop truth table:

$\varnothing=$ negative edge-triggered

### 6.4.17 74xx113 (Dual JK MS-SLV FF (-edge, pre))

This device contains two independent J-K negative edge-triggered flip-flops.
JK flip-flop truth table:


### 6.4.18 74xx114 (Dual JK FF (-edge, pre, com clk \& clr))

This device contains two independent J-K negative edge-triggered flip-flops.
JK flip-flop truth table:

| PRE | CLR | CLK | J | $\mathbf{K}$ | $\mathbf{Q}$ | $\mathbf{Q}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | $X$ | $X$ | $X$ | 1 | 0 |
| 1 | 0 | $X$ | $X$ | $X$ | 0 | 1 |
| 0 | 0 | $X$ | $X$ | $X$ | 1 | 1 |
| 1 | 1 | $\varnothing$ | 0 | 0 | Hold |  |
| 1 | 1 | $\varnothing$ | 1 | 0 | 1 | 0 |
| 1 | 1 | $\varnothing$ | 0 | 1 | 0 | 1 |
| 1 | 1 | $\varnothing$ | 1 | 1 | Toggle |  |
| 1 | 1 | 1 | $X$ | $X$ | Hold |  |

$\varnothing=$ negative edge-triggered

### 6.4.19 74xx116 (Dual 4-bit latches (clr))

This device contains two independent 4-bit latches. Each 4-bit latch has an independent asynchronous clear input and a gated two-input enable circuit.

4-bit latch truth table:

| INPUTS |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
| ENABLE |  |  |  |  |
|  | OUTPUT |  |  |  |
| $\overline{\text { CLR }}$ | C1 | C2 | DATA | $\mathbf{Q}$ |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 1 |
| 1 | $X$ | 1 | $X$ | Hold |
| 1 | 1 | $X$ | $X$ | Hold |
| 0 | $X$ | $X$ | $X$ | 0 |

### 6.4.20 74xx12 (Tri 3-In NAND (OC))

This device contains three independent 3-input NAND gates. For correct performance, the open collector outputs require pull-up resistors.

Logic function:
$Y=\overline{A B C}$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 1 | 1 | 0 |

### 6.4.21 74xx125 (Quad bus BUFFER w/3-state Out)

This device contains four independent BUFFER/non-inverting gates with 3-state outputs.
BUFFER gate truth table:

| $\overline{\mathbf{A}}$ | $\mathbf{G}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 1 | 0 | 0 |
| 0 | 0 | 1 |
| $\mathbf{X}$ | 1 | $\mathbf{Z}$ |

$Z=$ high impedance
The output of the bus buffer is disabled when G is high.

### 6.4.22 74xx126 (Quad bus BUFFER w/3-state Out)

This device contains four independent BUFFER/non-inverting gates with 3-state outputs. BUFFER gate truth table

$Z=$ high impedance
The output of the bus buffer is disabled when G is low.

### 6.4.23 74xx13 (Dual 4-In NAND (Schmitt))

This device is a dual 4-input Schmitt-triggered NAND gate.

### 6.4.24 74xx132 (Quad 2-In NAND (Schmitt))

NAND gate truth table:

$\mathrm{V} \mathrm{T}_{+}=1.8 \mathrm{~V}$ (at 5 Volt test condition)
VT- $\quad=\quad 0.95 \mathrm{~V}$ (at 5 Volt test condition)

### 6.4.25 74xx133 (13-In NAND)

Logic function:
$Y=\overline{\text { ABCDEFGHIJKLM }}$

NAND gate truth table


### 6.4.26 74xx134 (12-In NAND w/3-state Out)

12-Input NAND with 3-state outputs:

$Z=$ high impedance (off)

### 6.4.27 74xx135 (Quad Ex-OR/NOR Gate)

This device can operate as Exclusive-OR gate (C input low) or as Exclusive-NOR gate (C input high).

Exclusive-OR/NOR gate truth table:

| INPUTS |  |  | OUTPUT |
| :--- | :--- | :--- | :--- |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 1 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 |

### 6.4.28 74xx136 (Quad 2-in Exc-OR gate)

This device is a quadruple 2-input exclusive-OR gate with open-collector outputs.
Exclusive-OR gate truth table:

| INPUTS |  | OUTPUT |
| :--- | :--- | :--- |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 6.4.29 74xx138 (3-to-8 Dec)

This device decodes one of eight lines dependent on the conditions at the three binary select inputs and the three enable inputs.

3-to-8 decoder/demultiplexer truth table:

| GL | G1 | G2 | SELECT |  |  | YO | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | C | B | A |  |  |  |  |  |  |  |  |
| $\bar{\chi}$ | X | 1 | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| X | 0 | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 1 | 0 | X | X | X |  |  |  |  |  |  |  |  |

### 6.4.30 74xx139 (Dual 2-to-4 Dec/DEMUX)

This decoder/demultiplexer contains two individual two-line to four-line decoders. It features fully buffered inputs, each of which represents only one normalized load to its driving circuit. 2-to-4 decoder/demultiplexer truth table:

| INPUTS |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE SELECT |  |  |  |  |  |  |
| $\overline{\mathrm{G}}$ | B | A | Yo | Y1 | Y2 | Y3 |
| 1 | X | X | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 1 | 0 |

### 6.4.31 74xx14 (Hex INVERTER (Schmitt))

A key feature of this integrated circuit is its high noise immunity. Due the to the Schmitttrigger action, this device is ideal for circuits that are susceptible to unwanted small signals, such as noise.

INVERTER gate truth table:


The voltage threshold levels are as follows:

$$
\begin{array}{ll}
\mathrm{VT}- & =0.95 \mathrm{~V} \text { (at } 5 \text { Volt test condition) } \\
\mathrm{VT}+ & =1.8 \mathrm{~V} \text { (at } 5 \text { Volt test condition) }
\end{array}
$$

### 6.4.32 74xx145 (BCD-to-Decimal Dec)

The BCD-to-decimal decoder/driver consists of eight inverters and ten four-input NAND gates. These decoders feature high-performance, n-p-n output transistors designed for use as indicator/relay drivers or as open-collector logic-circuit drivers.
BCD to decimal decoder/driver truth table:

|  |  |  |  |  |  | U |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| No. | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| O | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 2 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | , | 1 | 1 |
| 5 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 6 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 7 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 8 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 9 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| $\frac{\varrho}{\vdots}$ | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.33 74xx147 (10-to-4 Priority Enc)

This TTL encoder features priority decoding of the inputs to ensure that only the highestorder data line is encoded. It encodes nine data lines to four-line (8-4-2-1) BCD.
101-line to 4 -line priority encoder truth table:
INPUTS OUTPUTS

| $\mathbf{1}$ | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | $\mathbf{8}$ | $\mathbf{9}$ | $\mathbf{D}$ | $\mathbf{C}$ | $\mathbf{B}$ | $\mathbf{A}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| X | X | X | X | X | X | X | X | 0 | 0 | 1 | 1 | 0 |
| X | X | X | X | X | X | X | 0 | 1 | 0 | 1 | 1 | 1 |
| X | X | X | X | X | X | 0 | 1 | 1 | 1 | 0 | 0 | 0 |
| X | X | X | X | X | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| X | X | X | X | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 0 |
| X | X | X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| X | X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

### 6.4.34 74xx148 (8-to-3 Priority Enc)

This TTL encoder features priority decoding of the inputs to ensure that only the highestorder data line is encoded. It encodes eight data lines to three-line (4-2-1) binary (octal). 8 -line to 3-line priority encoder truth table:

| INPUTS |  |  |  |  |  |  |  |  | OUTPUTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| El | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | A2 | A1 | A0 | GS | EO |
| 1 | X | X | X | X | X | X | X | X | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | x | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | X | X | X | X | X | X | 0 | 1 | 0 | 0 | 1 | 0 | 1 |
| 0 | X | X | X | X | X | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 |
| 0 | X | X | X | X | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 0 | X | X | X | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 |
| 0 | x | X | 0 | 1 | 1 | , | 1 | 1 | 1 | 0 | 1 | 0 | 1 |
| 0 | x | 0 | 1 | 1 | I | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |

### 6.4.35 74xx15 (3 3-Input AND)

Logic function:
$Y=A B C$
AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 |
| 0 | $\mathbf{X}$ | X | 0 |
| $\mathbf{X}$ | 0 | X | 0 |
| X | $\mathbf{X}$ | 0 | 0 |

### 6.4.36 74xx150 (1-of-16 Data Sel/MUX)

This device can select one of sixteen data sources when a 4-bit binary number is applied to the inputs. It is equipped with one enable input and a complementary output.
Truth table:

|  |  |  |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| D | c | B | A | $\overline{\mathrm{G}}$ | w |
| $\bar{\chi}$ | X | X | X | 1 | 1 |
| 0 | 0 | 0 | 0 | 0 | $\overline{\mathrm{EO}}$ |
| 0 | 0 | 0 | 1 | 0 | $\overline{\mathrm{E} 1}$ |
| 0 | 0 | 1 | 0 | 0 | $\overline{\text { E2 }}$ |
| 0 | 0 | 1 | 1 | 0 | $\overline{\text { E3 }}$ |
| 0 | 1 | 0 | 0 | 0 | E4 |
| 0 | 1 | 0 | 1 | 0 | $\overline{\text { E5 }}$ |
| 0 | 1 | 1 | 0 | 0 | E6 |
| 0 | 1 | 1 | 1 | 0 | E7 |
| 1 | 0 | 0 | 0 | 0 | E8 |
| 1 | 0 | 0 | 1 | 0 | E9 |
| 1 | 0 | 1 | 0 | - | E10 |
| 1 | 0 | 1 | 1 | 0 | E11 |
| 1 | 1 | 0 | 0 | 0 | $\overline{\mathrm{E} 12}$ |
| 1 | 1 | 0 | 1 | 0 | E13 |
| 1 | 1 | 1 | 0 | 0 | $\overline{\mathrm{E} 14}$ |
| 1 | 1 | 1 | 1 | 1 | $\overline{\mathrm{E} 15}$ |

### 6.4.37 74xx151 (1-of-8 Data Sel/MUX)

This data selector/multiplexer contains full on-chip binary decoding to select the desired data source. It selects one of eight data sources and is equipped with one enable input and two complementary outputs.

Data selector/multiplexer truth table:

| SELECT |  |  | STROBE |  | OUTPUTS |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathbf{C}$ | $\mathbf{B}$ | $\mathbf{A}$ | $\overline{\mathbf{G}}$ | $\mathbf{Y}$ | $\mathbf{w}$ |  |
| X | X | X | 1 | 0 | 1 |  |
| 0 | 0 | 0 | 0 | D 0 | $\overline{\mathrm{D} 0}$ |  |
| 0 | 0 | 1 | 0 | D 1 | $\overline{\mathrm{D} 1}$ |  |
| 0 | 1 | 0 | 0 | D 2 | $\overline{\mathrm{D} 2}$ |  |
| 0 | 1 | 1 | 0 | D 3 | $\overline{\mathrm{D} 3}$ |  |
| 1 | 0 | 0 | 0 | D 4 | $\overline{\mathrm{D} 4}$ |  |
| 1 | 0 | 1 | 0 | D 5 | $\overline{\mathrm{D} 5}$ |  |
| 1 | 1 | 0 | 0 | D 6 | $\overline{\mathrm{D} 6}$ |  |
| 1 | 1 | 1 | 0 | D 7 | $\overline{\mathrm{D} 7}$ |  |

### 6.4.38 74xx152 (Data Sel/MUX)

This data selector/multiplexer contains full on-chip binary decoding to select one-of-eight data sources.
Data selector/multiplexer truth table:

| SELECT INPUTS |  |  | OUTPUT |
| :---: | :---: | :---: | :---: |
| C | B | A | W |
| 0 | 0 | 0 | D0 |
| 0 | 0 | 1 | $\overline{\text { D1 }}$ |
| 0 | 1 | 0 | $\overline{\mathrm{D} 2}$ |
| 0 | 1 | 1 | $\overline{\text { D3 }}$ |
| 1 | 0 | 0 | $\overline{\text { D4 }}$ |
| 1 | 0 | 1 | $\overline{\text { D5 }}$ |
| 1 | 1 | 0 | $\overline{\text { D6 }}$ |
| 1 | 1 | 1 | $\overline{\text { D7 }}$ |

### 6.4.39 74xx153 (Dual 4-to-1 Data Sel/MUX)

This data selector/multiplexor contains inverters and drivers to supply fully complementary, on-chip, binary decoding data selection to the AND-OR gates. Separate strobe inputs are provided for each of the two four-line sections.
Data selector/multiplexer truth table:

| SELECT |  | DATA INPUTS |  |  |  | $\begin{aligned} & \text { STROBE } \\ & \overline{\mathbf{G}} \end{aligned}$ | OUTPUTS <br> Y |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | A | CO | C1 | C2 | C3 |  |  |
| $\overline{\text { X }}$ | X | X | X | X | X | 1 | 0 |
| 0 | 0 | 0 | X | X | X | 0 | 0 |
| 0 | 0 | 1 | X | X | X | 0 | 1 |
| 0 | 1 | X | 0 | X | X | 0 | 0 |
| 0 | 1 | X | 1 | X | X | 0 | 1 |
| 1 | 0 | x | X | 0 | X | 0 | 0 |
| 1 | 0 | x | x | 1 | x | 0 | 1 |
| 1 | 1 | x | X | X | 0 | 0 | 0 |
| 1 | 1 | X | X | X | 1 | 0 | 1 |

### 6.4.40 74xx154 (4-to-16 Dec/DEMUX)

This 4-line-to-16-line decoder uses TTL circuitry to decode four binary-coded inputs into one of sixteen mutually exclusive outputs when both the strobe inputs are low.

4-to-16 decoder/demultiplexer truth table:

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G1 | G2 | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | 1 | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 1 | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.41 74xx155 (Dual 2-to-4 Dec/DEMUX)

This device features a dual 1-line-to-4-line demultiplexer with individual strobes and common binary-address inputs.

Decoder/demultiplexer truth table:

| SELECT |  | $\begin{aligned} & \text { STROBE } \\ & \overline{\mathbf{G}} \end{aligned}$ | $\begin{aligned} & \text { DATA } \\ & \text { C } \end{aligned}$ | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | B |  |  | YO | Y1 | Y2 | Y3 |
| $\bar{\chi}$ | X | 1 | X | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
| X | X | X | 0 | 1 | 1 | 1 | 1 |

### 6.4.42 74xx156 (Dual 2-to-4 Dec/DEMUX (OC))

This device contains two 2-to-4 decoders/demultiplexers.
Decoder/demultiplexer truth table:

| SELECT |  | STROBE | DATA | OUTPUTS |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{A}$ | $\mathbf{B}$ | $\overline{\mathbf{G}}$ | $\mathbf{C}$ | $\mathbf{Y 0}$ | $\mathbf{Y 1}$ | Y2 | Y3 |
| $\mathbf{X}$ | X | 1 | X | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 1 | 1 | 0 |
| X | X | X | 0 | 1 | 1 | 1 | 1 |

### 6.4.43 74xx157 (Quad 2-to-1 Data Sel/MUX)

This device contains inverters and drivers to supply full on-chip data selection to the four output gates. It presents true data.

A 4-bit word is selected from one of two sources and is routed to the four outputs.
Data selector/multiplexer truth table:

| STROBE | SELECT |  |  | OUTPUTS |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\mathbf{G}}$ | $\overline{\mathbf{A}} / \mathbf{B}$ | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| 1 | $X$ | $X$ | $X$ | 0 |
| 0 | 0 | 0 | $X$ | 0 |
| 0 | 0 | 1 | $X$ | 1 |
| 0 | 1 | $X$ | 0 | 0 |
| 0 | 1 | $X$ | 1 | 1 |

### 6.4.44 74xx158 (Quad 2-to-1 Data Sel/MUX)

This device contains inverters and drivers to supply full on-chip data selection to the four output gates. It presents inverted data to minimize propagation delay time.
A 4-bit word is selected from one of two sources and is routed to the four outputs.
Data selector/multiplexer truth table:

| STROBE | SELECT |  |  | OUTPUT |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\mathbf{G}}$ | $\overline{\mathbf{A} / \mathbf{B}}$ | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| 1 | $X$ | $X$ | $X$ | 1 |
| 0 | 0 | 0 | $X$ | 1 |
| 0 | 0 | 1 | $X$ | 0 |
| 0 | 1 | $X$ | 0 | 1 |
| 0 | 1 | $X$ | 1 | 0 |

### 6.4.45 74xx159 (4-to-16 Dec/DEMUX (OC))

This 4-line-to-16-line decoder uses TTL circuitry to decode four binary-coded inputs into one of sixteen mutually exclusive open-collector outputs when both the strobe inputs are low.

The demultiplexing function is performed by using the 4 input lines to address the output line, passing data from one of the strobe inputs with the other strobe input low.

Decoder/demultiplexer truth table:

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{G} 1}$ | $\overline{\text { G2 }}$ | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  | 1 | 1 | 1 | , | 0 | 1 | 1 |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  | 1 | 1 | 1 | , | 1 | 1 | 0 |
| 0 | 1 | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 1 | X | X | X | X | 1 | 1 | 1 |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.46 74xx16 (Hex INVERTER (OC))

This device contains six inverters. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
\mathrm{Y}=\overline{\mathrm{A}}
$$

INVERTER gate truth table:


### 6.4.47 74xx160 (Sync 4-bit Decade Counter (clr))

This synchronous, presettable decade counter features an internal carry look-ahead for fast counting.

Decade counter truth table:

| INPU |  |  |  |  |  | OUTP |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MR | CP | CEP | CET | $\overline{\text { PE }}$ | DN | QN | TC | cratna Mod |
| 0 | X | X | X | X | X | 0 | 0 | Reset (clear) |
| 1 |  | X | X | 1 | 1 | 0 | 0 |  |
| 1 | . | X | X | । | h | 1 | (1) | Parallel load |
| 1 |  | h | h | h | X | count | (1) | Count |
| 1 | X | I | X | h | X | $\mathrm{q}_{\mathrm{n}}$ | (1) | Hold (do nothing) |
| 1 | X | X | 1 | h | X | $\mathrm{q}_{\mathrm{n}}$ | 0 |  |
| 1 | = | High | voltag | e leve |  |  |  |  |
| h | = | High | voltag | e leve | I one | setup prior | to | e low-to-high clock transition |
| 0 | = | Low | voltage | e leve |  |  |  |  |
| 1 | = | Low | voltage | e leve | one | etup pri | $r$ to th | low-to-high clock transition |
| $\mathrm{q}_{\mathrm{n}}$ | = | Lowe to the | $\begin{aligned} & \text { er case } \\ & \text { e low-to } \end{aligned}$ | $\begin{aligned} & \text { lette } \\ & \text { to-high } \end{aligned}$ | $\begin{aligned} & \text { s indic } \\ & \text { i clock } \end{aligned}$ | ate the transitio |  | the referenced output prior |
| X | = | Don't | t care |  |  |  |  |  |
|  | = | Low- | to-high | clock | trans | tion |  |  |
| (1) | = | The Term | TC out inal C | tput is ount | High <br> HLLH) | when C | T is H | gh and the counter is at |

### 6.4.48 74xx161 (Sync 4-bit Bin Counter)

This synchronous, presettable binary counter features an internal carry look-ahead for fast counting.

4-bit bin counter truth table:


### 6.4.49 74xx162 (Sync 4-bit Decade Counter)

This synchronous, presettable decade counter features an internal carry look-ahead for fast counting.

Decade counter truth table:

| INPUTS |  |  |  |  | OUTPUTS OPERATING |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SR | CP | CEP | CET | $\overline{\text { PE }}$ |  |  | TC | MODE |
| 1 | . | X | X | X | X | 0 | 0 | Reset (clear) |
| h | . | X | X | 1 | 1 | 0 | 0 |  |
| h | . | X | X | 1 | h | 1 | (2) | Parallel load |
| h | . | h | h | h |  | coun t | (2) | Count |
| h | X | I | X | h | X | $\mathrm{q}_{\mathrm{n}}$ | (2) | Hold (do nothing) |
| h | X | X | 1 | h | X | $\mathrm{q}_{\mathrm{n}}$ | 0 |  |
| 1 |  | = | High voltage level |  |  |  |  |  |
| h |  | = | High voltage level one setup prior to the low-to-high clock transition |  |  |  |  |  |
| 0 |  | = | Low voltage level |  |  |  |  |  |
| 1 |  | = | Low voltage level one setup prior to the low-to-high clock transition |  |  |  |  |  |
| $q_{n}$ |  | = | Lower case letters indicate the state of the referenced output prior to the low-to-high clock transition |  |  |  |  |  |
| x |  | = | Don't care |  |  |  |  |  |
|  |  | $=$ | Low-to-high clock transition |  |  |  |  |  |
| (2) |  | = | The TC output is High when CET is High and the counter is at Terminal Count (HLLH) |  |  |  |  |  |

### 6.4.50 74xx163 (Sync 4-bit Binary Counter)

This synchronous, presettable, 4-bit binary counter features an internal carry look-ahead for fast counting.

### 6.4.51 74xx164 (8-bit Parallel-Out Serial Shift Reg)

This 8-bit shift register has gated serial inputs and an asynchronous clear.
Shift register truth table:

| $\overline{\text { Clear }}$ | Clk | A | B | QA | QB | QH |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | $X$ | $X$ | $X$ | 0 | 0 | 0 |
| 1 | 0 | $X$ | $X$ | QAO | QBO | QH0 |
| 1 | $\cdot$ | 1 | 1 | 1 | QAn | QGn |
| 1 | $\cdot$ | 0 | $X$ | 0 | QAn | QGn |
| 1 | $\cdot$ | $X$ | 0 | 0 | QAn | QGn |

- $\quad=$ positive edge-triggered

QAO, QBO, = the level of QA, QB, QH respectively before the indicated steady
QH0 state input conditions were established
QAn, QGn = the level of QA or QG before the most recent positive transition of the clock; indicates one-bit shift.

### 6.4.52 74xx165 (Parallel-load 8-bit Shift Reg)

This serial shift-register shifts the data in the direction of QA toward QH when clocked. To load the data at the 8 -inputs into the device, apply a low level at the shift/load input. This register is equipped with a complementary output at the eighth bit.
Shift register truth table:


### 6.4.53 74xx166 (Parallel-load 8-bit Shift Reg)

This shift-register is a parallel-in or serial-in, serial out device. It shifts the data in the direction of QA toward QH when clocked. It features an active-low clear input. To load the data at the 8 -inputs into the device, apply a low level at the shift/load input.

Shift register truth table:


### 6.4.54 74xx169 (Sync 4-bit up/down Binary Counter)

This synchronous presettable 4-bit binary counter has an internal carry look-ahead for cascading in high speed counting applications.

Up/down counter truth table:

| ENP | $\overline{\text { ENT }}$ | D/U | $\overline{\text { CLK }}$ | LOAD | A | $\bar{B}$ | C | D | QA | QB | QC | QD | RCO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | X | X | 0 | X | X | X | X | A | B | C | D | $1^{*}$ |
| 0 | 0 | 1 | . | 1 | X | X | X | X | Coun | Down |  |  | 1* |
| 0 | 0 | 0 |  | 1 | X | X | X | X | Coun | Up |  |  | $1^{*}$ |
| 1 | x | x | X | x | X | X | X | X | Qa0 | Qb0 | Qc0 | Qd0 | 1* |
| X | 1 | x | X | x | X | X | X | X | Qa0 | Qb0 | Qc0 | Qd0 | 1* |

$1^{*}=$ during the UP count RCO goes LOW at count 15 . during the DOWN count RCO goes LOW at count 0 .

### 6.4.55 74xx17 (Hex BUFFER (OC))

This device contains six independent BUFFER/Drivers. For correct performance, the open collector outputs require pull-up resistors.
BUFFER gate truth table:


### 6.4.56 74xx173 (4-bit D-type Reg w/3-state Out)

D-type register truth table:

|  |  | DATA <br> ENABLE |  | DATA | OUTPUT |
| :--- | :--- | :--- | :--- | :--- | :--- |
| CLEAR | CLK | $\overline{\mathrm{G} 1}$ | $\overline{\mathrm{G} 2}$ | D | $\mathbf{Q}$ |
| 1 | X | X | X | X | 0 |
| 0 | 0 | X | X | X | Q 0 |
| 0 | $\cdot$ | 1 | X | X | Q 0 |
| 0 | $\cdot$ | X | 1 | X | Q 0 |
| 0 | $\cdot$ | 0 | 0 | 0 | 0 |
| 0 | $\cdot$ | 0 | 0 | 1 | 1 |

### 6.4.57 74xx174 (Hex D-type FF (clr))

D-type flip-flop truth table:


### 6.4.58 74xx175 (Quad D-type FF (cIr))

D-type flip-flop truth table:

| CLEA <br> $\mathbf{R}$ | $\overline{\mathbf{C L K}}$ | $\mathbf{D}$ | $\mathbf{Q}$ | $\mathbf{Q}$ |
| :--- | :--- | :--- | :--- | :--- |
| 0 | X | X | 0 | 1 |
| 1 | - | 1 | 1 | 0 |
| 1 | . | 0 | 0 | 1 |
| 1 | 0 | X | Q 0 | $\overline{\mathrm{QO}}$ |

### 6.4.59 74xx180 (9-bit Odd/even Par GEN)

This 9-bit (8 data bits plus 1 parity bit) parity generator/checker features odd/even outputs and control inputs to facilitate operation in either odd- or even-parity applications.
Parity generator/checker truth table:

| INPUTS |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: |
| S OF H's AT A THRU H | EVEN ODD |  | S | S |
|  |  |  | EVEN | ODD |
| Even | 1 | 0 | 1 | 0 |
| Odd | 1 | 0 | 0 | 1 |
| Even | 0 | 1 | 0 | 1 |
| Odd | 0 | 1 | 1 | 0 |
| X | 1 | 1 | 0 | 0 |
| X | 0 | 0 | 1 | 1 |

### 6.4.60 74xx181 (Alu/Function Generator)

ALU/function generator truth table:

| SELECTION |  |  |  | active - LOW data |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\mathrm{M}=\mathrm{H}$ | M=L; ARITHMETIC OPE | IONS |
| S3 | S2 | S1 | S0 | LOGIC FUNCTIONS | $C n=L$ <br> (NO CARRY) | $\mathrm{Cn}=\mathrm{H}$ <br> (WITH CARRY) |
| 0 | 0 | 0 | 0 | $F=\bar{A}$ | F=A MINUS 1 | $F=A$ |
| 0 | 0 | 0 | 1 | $\mathrm{F}=\overline{\mathrm{AB}}$ | $\mathrm{F}=\mathrm{AB}$ MINUS 1 | $F=A B$ |
| 0 | 0 | 1 | 0 | $F=\overline{A+B}$ | $F=A \bar{B}$ MINUS 1 | $F=A \bar{B}$ |
| 0 | 0 | 1 | 1 | $\mathrm{F}=1$ | $F=$ MINUS 1 (2's comp) | $F=$ Zero |
| 0 | 1 | 0 | 0 | $F=\overline{A+B}$ | $\mathrm{F}=\mathrm{A}$ PLUS $(\mathrm{A}+\overline{\mathrm{B}}$ ) | $\mathrm{F}=\mathrm{A}$ PLUS ( $\mathrm{A}+\overline{\mathrm{B}})$ Plus 1 |
| 0 | 1 | 0 | 1 | $\mathrm{F}=\overline{\mathrm{B}}$ | $F=A B P L U S(A+\bar{B})$ | $F=A B$ PLUS ( $A+B$ ) PLUS 1 |
| 0 | 1 | 1 | 0 | $F=\bar{A}{ }^{\text {c }}$ " ${ }^{\text {B }}$ | $F=A$ MINUS B MINUS 1 | $F=A$ MINUS |
| 0 | 1 | 1 | 1 | $F=A+\bar{B}$ | $F=A+\bar{B}$ | $F=(A+\bar{B}) P L U S 1$ |
| 1 | 0 | 0 | 0 | $\mathrm{F}=\overline{\mathrm{A}} \mathrm{B}$ | $F=A$ PLUS ( $\mathrm{A}+\mathrm{B}$ ) | $\mathrm{F}=\mathrm{A}$ PLUS ( $\mathrm{A}+\mathrm{B}$ ) PLUS 1 |
| 1 | 0 | 0 | 1 | $F=\overline{A "+" B}$ | $F=A$ PLUS B | F = A PLUS B PLUS |
| 1 | 0 | 1 | 0 | $F=B$ | $F=A \bar{B} P L U S(A+B)$ | $F=A B$ PLUS ( $A+B$ ) PLUS 1 |
| 1 | 0 | 1 | 1 | $F=A+B$ | $F=(A+B)$ | $F=(A+B) P L U S 1$ |

### 6.4.61 74xx182 (Look-ahead Carry GEN)

The high-speed, look-ahead carry generator can anticipate a carry across four binary adders or groups of adders. It is cascadable to perform full look-ahead across n-bit adders.

Truth table for $\overline{\mathrm{G}}$ output:

|  |  | G1 | G0 | P3 | $\overline{\text { P2 }}$ | P1 | $\begin{aligned} & \text { OUTPUT } \\ & \overline{\mathbf{G}} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | X | X | X | X | X | X | 0 |
| X | 0 | X | X | 0 | X | X | 0 |
| X | X | 0 | X | 0 | 0 | X | 0 |
| X | X | X | 0 | 0 | 0 | 0 | 0 |
| All other combinations |  |  |  |  |  |  | 1 |

Truth table for $\overline{\mathrm{P}}$ output:


Truth table for $\overline{\mathrm{Cn}+\mathrm{x}}$ output:

| INPUTS |  |  | OUTPUT |
| :--- | :--- | :--- | :--- |
| $\overline{\text { G }} \mathbf{0}$ | $\overline{\mathbf{P} 0}$ | $\mathbf{C n}$ | $\overline{\mathrm{Cn}+\mathbf{x}}$ |
| 0 | X | X | 1 |
| X | 0 | 1 | 1 |
| All other <br> combinations | 0 |  |  |

Truth table for $\overline{\mathrm{Cn}+\mathrm{y}}$ output:

| INPUTS |  |  | P0 | Cn | $\begin{aligned} & \text { OUTPUT } \\ & \hline \mathbf{C n + y} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\overline{\mathrm{G}} 0$ | P1 |  |  |  |
| 0 | X | X | X | X | 1 |
| X | 0 | 0 | X | X | 1 |
| X | X | 0 | 0 | 1 | 1 |
| All ot comb | her natio |  |  |  | 0 |

Truth table for $\overline{\mathrm{Cn}+\mathrm{z}}$ output:

| INPUTS |  |  |  |  |  |  | $\begin{aligned} & \text { OUTPUT } \\ & \overline{C n+z} \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G2 | G1 | G0 | $\overline{\text { P2 }}$ | $\overline{\text { P1 }}$ | P0 | Cn |  |
| 0 | X | X | X | X | X | X | 1 |
| X | 0 | X | 0 | X | X | X | 1 |
| X | X | 0 | 0 | 0 | X | X | 1 |
| X | X | X | 0 | 0 | 0 | 1 | 1 |
| All other combinations |  |  |  |  |  |  | 0 |
| 1 | = | High | level |  |  |  |  |
| 0 | = | Low | level |  |  |  |  |
| X | $=$ | Don | care |  |  |  |  |

### 6.4.62 74xx190 (Sync BCD up/down Counter)

This device is a synchronous, BCD, reversible up/down counter.

Counter TC and $\overline{\mathrm{RC} \text { truth }}$ table:

| INPUTS |  | CP | TERMINAL COUNT STATE |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| U/D | $\overline{C E}$ |  | Q0 | Q1 | Q2 | Q3 | TC | $\overline{\mathrm{RC}}$ |
| 1 | 1 | X | 1 | X | X | 1 | 0 | 1 |
| 0 | 1 | X | 1 | X | X | 1 | 1 | 1 |
| 0 | 0 |  | 1 | X | X | 1 | 1 |  |
| 0 | 1 | X | 0 | 0 | 0 | 0 | 0 | 1 |
| 1 | 1 | X | 0 | 0 | 0 | 0 | 1 | 1 |
| 1 | 0 |  | 0 | 0 | 0 | 0 | 1 |  |

$1=$ High voltage level
$0=$ Low voltage level
$\mathrm{X}=$ Don't care
= Low pulse

### 6.4.63 74xx191 (Sync 4-bit up/down Counter)

This device is a synchronous, 4-bit binary, reversible up/down counter.

Counter TC and $\overline{\mathrm{RC} \text { truth }}$ table:

| INPUTS |  | CP | TERMINAL COUNT STATE |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| U/D | $\overline{C E}$ |  | Q0 | Q1 | Q2 | Q3 | TC | $\overline{\mathrm{RC}}$ |
| 1 | 1 | X | 1 | 1 | 1 | 1 | 0 | 1 |
| 0 | 1 | x | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 |  | 1 | 1 | 1 | 1 | 1 |  |
| 0 | 1 | X | 0 | 0 | 0 | 0 | 0 | 1 |
| 1 | 1 | X | 0 | 0 | 0 | 0 | 1 | 1 |
| 1 | 0 |  | 0 | 0 | 0 | 0 | 1 |  |

$1=$ High voltage level
0 = Low voltage level
$\mathrm{X}=$ Don't care
= Low pulse

### 6.4.64 74xx192 (Sync BCD Up/down Counter)

This device is a synchronous, BCD, reversible up/down counter.

Up/down counter truth table:

| INPUTS |  | CPU | CPD | D0 | D1 | D2 | D3 | OUTPUTS |  |  |  |  |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MR | PL |  |  |  |  |  |  |  | Q1 | Q2 | Q3 | $\overline{\mathrm{TC}}$ | $\overline{T C D}$ |  |
| 1 | X | X | 0 | X | X | X | X | 0 | 0 | 0 | 0 | 1 | 0 | Reset |
| 1 | X | X | 1 | X | X | X | X | 0 | 0 | 0 | 0 | 1 | 1 |  |
| 0 | 0 | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Parallel load |
| 0 | 0 | X | 1 | 0 | 0 | 0 | 0 |  | 0 | 0 | 0 | 1 | 1 |  |
| 0 | 0 | 0 | X | 1 | X | X | 1 | Qn= |  |  |  | 0 | 1 |  |
| 0 | 0 | 1 | X | 1 | X | X | 1 | Qn= |  |  |  | 1 | 1 |  |
| 0 | 1 | . | 1 | X | X | X | X | Cou | t up |  |  | $1{ }^{1}$ | 1 | Count up |
| 0 | 1 | 1 | . | X | X | X | X | Cou | dow |  |  | 1 | $1^{2}$ | Count down |
| . |  | transition from low to high |  |  |  |  |  |  |  |  |  |  |  |  |
| $1^{1}$ |  | $\overline{\mathrm{TC}}=\mathrm{CPU}$ at terminal count up (HLLH) |  |  |  |  |  |  |  |  |  |  |  |  |
| $1^{2}$ | = | $\overline{\mathrm{TC}}=$ CPD at terminal count down (LLLL) |  |  |  |  |  |  |  |  |  |  |  |  |

### 6.4.65 74xx193 (Sync 4-bit Bin Up/down Counter)

This device is a synchronous, 4-bit binary, reversible up/down counter.
Up/down counter truth table:

| INPUTS |  | CPU | CPD | D0 | D1 | D2 | D3 | OUTPUTS |  |  |  |  |  | OPERATING MODE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MR | PL |  |  |  |  |  |  | Q0 | Q1 | Q2 | Q3 | $\overline{\mathrm{TC}}$ | $\overline{\text { TCD }}$ |  |
| 1 | X | X | 0 | X | X | X | X | 0 | 0 | 0 | 0 | 1 | 0 | Reset |
| 1 | X | X | 1 | X | X | X | X | 0 | 0 | 0 | 0 | 1 | 1 |  |
| 0 | 0 | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |  |
| 0 | 0 | X | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Parallel load |
| 0 | 0 | 0 | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |  |
| 0 | 0 | 1 | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 0 | 1 | . | 1 | X | X | X | X | Cou | up |  |  | $1^{1}$ | 1 | Count up |
| 0 | 1 | 1 |  | X | X | X | X | Cou | dow |  |  | 1 | $1^{2}$ | Count down |
|  | $=$ | transition from low to high |  |  |  |  |  |  |  |  |  |  |  |  |
| $1^{1}$ | $=$ | $\overline{\text { TCU }}=$ CPU at terminal count up (HHHH) |  |  |  |  |  |  |  |  |  |  |  |  |
| $1^{2}$ |  | $\overline{\mathrm{TC}}=$ CPD at terminal count down (LLLL) |  |  |  |  |  |  |  |  |  |  |  |  |

### 6.4.66 74xx194 (4-bit Bidirect Univ. Shift Reg)

This bidirectional shift register has parallel-inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line.

Shift register truth table:

|  | MODE |  | CLK | SERIAL |  | PARALLEL |  |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLEAR | S1 | S0 |  | LEFT | RIGHT | A | B | C | D | QA | QB | QC | QD |
| 0 | X | X | X | X | X | X | X | X | X | 0 | 0 | 0 | 0 |
| 1 | x | X | 0 | X | X | x | X | X | X | QAO | QB0 | QC0 | QDO |
| 1 | 1 | 1 | . | X | X | a | b | c | d | a | b | c | d |
| 1 | 0 | 1 | . | X | 1 | x | X | X | X | 1 | QAn | QBn | QCn |
| 1 | 0 | 1 | . | X | 0 | x | X | X | X | 0 | QAn | QBn | QCn |
| 1 | 1 | 0 | . | 1 | X | x | X | X | X | QBn | QCn | QDn | 1 |
| 1 | 1 | 0 | . | 0 | X | x | X | X | X | QBn | QCn | QDn | 0 |
| 1 | 0 | 0 | x | X | X | X | X | X | X | QAO | QB0 | QC0 | QDO |


|  | $=$ | transition from low to high |
| :--- | :--- | :--- |
| $\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d}$ | $=$ | the level of steady state input at inputs $\mathrm{A}, \mathrm{B}, \mathrm{C}$, or D respectively |
| QAO, QBO, QCO, | $=$ | the level of QA, QB, QC, or QD, respectively, before the indicated steady state |
| QDO | input conditions were established |  |
| QAn, QBn, QCn, $=$ | the level of QA, QB, QC, or QD before the most recent negative transition of |  |
| QDn | the clock |  |

### 6.4.67 74xx195 (4-bit Parallel-Access Shift Reg)

This 4-bit register has parallel inputs, parallel outputs, J-K serial inputs, shift/load control input, and a direct overriding clear.

Shift register truth table:

| CLEAR | $\begin{aligned} & \text { SHIFT/ } \\ & \text { LOAD } \end{aligned}$ | CLK | SERIAL |  | PARALLEL |  |  |  | OUTPUTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $J$ | $\overline{\mathbf{K}}$ | A | B | C | D | QA | QB | QC | QD | $\overline{\mathbf{Q}} \mathbf{D}$ |
| 0 | X | X | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | . | X | X | a | b | c | d | a | b | c | d | $\overline{\mathrm{d}}$ |
| 1 | 1 | 0 | X | x | X | X | X | X | QAO | QB0 | QC0 | QDO | QD0 |
| 1 | 1 | . | 0 | 1 | X | X | X | X | QAO | QAO | QBn | QCn | Q Q Cn |
| 1 | 1 | . | 0 | 0 | X | X | X | X | 0 | QAn | QBn | QCn | $\overline{\mathrm{Q}} \mathrm{C}$ |
| 1 | 1 | . | 1 | 1 | X | X | X | X | 1 | QAn | QBn | QCn | $\overline{\mathrm{Q}} \mathrm{Cn}$ |
| 1 | 1 | . | 1 | 0 | X | X | X | X | $\overline{\text { Qan }}$ | QAn | QBn | QCn | $\overline{\mathrm{Q}} \mathrm{C}$ |

$=$ transition from low to high
$\mathrm{a}, \mathrm{b}, \mathrm{c}, \mathrm{d} \quad=\quad$ the level of steady state input at inputs $\mathrm{A}, \mathrm{B}, \mathrm{C}$, or D respectively
QA0, QBO, QCO, = the level of QA, QB, QC, or QD, respectively, before the indicated steady state
QD0 input conditions were established
QAn, QBn, QCn = the level of QA, QB, QC before the most recent negative transition of the clock

### 6.4.68 74xx198 (8-bit Shift Reg (shl/shr ctrl))

This bidirectional register has parallel inputs, parallel outputs, right-shift and left-shift serial inputs, operating-mode-control inputs, and a direct overriding clear line.
Shift register truth table:

| CLEAR | MODE |  | CLK | SERIAL |  | PARALLELA ... h | QA | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | S1 | So |  | LEFT | RIGHT |  |  | QB ... | QG | QH |
| 0 | X | X | X | X | X | X | 0 | 0 | 0 | 0 |
| 1 | X | X | 0 | X | X | X | QAO | QB0 | QGO | QH0 |
| 1 | 1 | 1 | . | X | X | a...h | a | b | g | h |
| 1 | 0 | 1 | . |  | 1 | X | 1 | QAn | QFn | QGn |
| 1 | 0 | 1 |  | X | 0 | X | 0 | QAn | QFn | QGn |
| 1 | 1 | 0 |  |  | X | x | QBn | QCn | QHn | 1 |
| 1 | 1 | 0 | . | 0 | X | x | QBn | QCn | QHn | 1 |
| 1 | 0 | 0 | x | X | X | x | QAO | QB0 | QGO | QH0 |

\(\left.\begin{array}{lll} \& = \& transition from low to high <br>

a ··· h \& = \& the level of steady state input at inputs A through \mathrm{H} respectively\end{array}\right]\)| QA0, QB0, QG0, | $=$ |
| :--- | :--- |
| the level of QA, QB, QG, or QH, respectively, before the indicated steady state |  |

### 6.4.69 74xx199 (8-bit Shift Reg (sh/ld ctrl))

This device contains an 8-bit shift register with shift/load control.
Shift register truth table:
MODE
SERIAL


### 6.4.70 74xx20 (Dual 4-In NAND)

This device contains two independent 4-input NAND gates.
Logic function:
$Y=\overline{A B C D}$

NAND gate truth table

| A | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | 0 |
| 0 | X | X | X | 1 |
| X | 0 | X | X | 1 |
| X | X | 0 | X | 1 |
| X | X | X | 0 | 1 |

### 6.4.71 74xx21 (Dual 4-In AND)

This device contains two independent 4-input AND gates.
Logic function:
$Y=A B C D$
AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | 1 |
| 0 | X | X | X | 0 |
| X | 0 | X | X | 0 |
| X | X | 0 | X | 0 |
| X | X | X | 0 | 0 |

### 6.4.72 74xx22 (Dual 4-In NAND (OC))

This device contains two independent 4 -input NAND gates. For correct performance, the open collector outputs require pull-up resistors.

Logic function:
$Y=\overline{A B C D}$

NAND gate truth table:


### 6.4.73 74xx238 (3-to-8 line Dec/DEMUX)

The logic levels at the C B and A inputs select one of the eight lines. G1 is an active-high enable input while G2A and G2B are active-low enable inputs.
3-to-8 decoder/demultiplexer truth table:

| G1 | G2A | G2B | SELECT |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | c | B | A | Yo | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| X | 1 | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| X | X | 1 | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

### 6.4.74 74xx24 (Dual 4-input NAND Schmitt)

Each circuit in this device functions as a NAND gate or inverter. Due to the Schmitt action, there are different input threshold levels for positive-going and negative-going signals.

### 6.4.75 74xx240 (Octal BUFFER w/3-state Out)

This device has high fan-out, improved fan-in, and $400-\mathrm{mV}$ noise margin.
Octal BUFFER gate truth table:

| $\overline{\mathbf{G}}$ | $\mathbf{A}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 1 | $\mathbf{X}$ | $Z$ |
| 0 | 0 | 1 |
| 0 | 1 | 0 |

$Z=$ High impedance (off)

### 6.4.76 74xx241 (Octal BUFFER w/3-state Out)

This device has high fan-out, improved fan-in, and $400-\mathrm{mV}$ noise margin.
Octal BUFFER gate truth table:

$Z \quad=\quad$ High impedance (off)
A1, A2... = The level of the respective input

### 6.4.77 74xx244 (Octal BUFFER w/3-state Out)

This device has high fan-out, improved fan-in, and $400-\mathrm{mV}$ noise margin.

Octal BUFFER gate truth table:

| $\overline{\mathrm{G}}$ | INPUTS |  |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A1 | A2 | A3 | A4 | Y1 | Y2 | Y3 | Y4 |
| 1 | X | X | X | X | Z | Z | Z | Z |
| 0 | x | X | X | X | A1 | A2 | A3 | A4 |
| Z |  |  |  | High i | peda | ce (0) |  |  |
| A1, A2. |  |  |  | The le | el of | e res | ectiv | input |

### 6.4.78 74xx246 (BCD-to-seven segment dec)

The BCD-to-seven-segment decoder/driver features active-low outputs designed for driving indicators directly. It has full ripple-blanking input/output controls and a lamp test input. BCD-to-seven-segment decoder/driver truth table:


Notes:

1. The blanking input ( $\overline{\mathrm{BI}})$ must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input ( $\overline{\mathrm{RBI}})$ must be open or high if blanking of a decimal zero is not desired.
2. When a low logic level is applied to the blanking input $(\overline{\mathrm{BI}})$, all segment outputs are off regardless of any other input.
3. When ripple-blanking input $(\overline{\mathrm{RBI}})$ and inputs $\mathrm{A}, \mathrm{B}, \mathrm{C}$, and D are at a low level with the lamp test input high, all segment outputs go off and the ripple-blanking output (RBO) goes to a low level (response condition).
4. When the blanking input/ripple-blanking output ( $\overline{\mathrm{BI}} / \mathrm{RBO})$ is open or held high and a low is applied to the lamp-test input, all segment outputs are on.

### 6.4.79 74xx247 (BCD-to-seven segment dec)

The BCD -to-seven-segment decoder/driver features active-low outputs designed for driving indicators directly. It has full ripple-blanking input/output controls and a lamp test input. BCD-to-seven-segment decoder/driver truth table:

| DECIMAL | IHPUTS |  |  |  |  |  | $\begin{array}{\|l\|l} \mathrm{BI} / \\ \text { RBO } \end{array}$ | OUTPUTS |  |  |  |  |  |  | HOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FUHCTIOH | LT | RBI | D | C | B | A |  | a | b | c | d | e | $f$ | g |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | ON | ON | ON | ON | ON | ON | OFF |  |
| 1 | 1 | x | 0 | 0 | 0 | 1 | 1 | OFF | ON | ON | OFF | OFF | OFF | OFF |  |
| 2 | 1 | x | 0 | 0 | 1 | 0 | 1 | ON | ON | OFF | ON | ON | OFF | ON |  |
| 3 | 1 | X | 0 | 0 | 1 | 1 | 1 | ON | ON | ON | ON | OFF | OFF | ON |  |
| 4 | 1 | X | 0 | 1 | 0 | 0 | 1 | OFF | ON | ON | OFF | OFF | ON | ON |  |
| 5 | 1 | X | 0 | 1 | 0 | 1 | 1 | ON | OFF | ON | ON | OFF | ON | ON |  |
| 6 | 1 | X | 0 | 1 | 1 | 0 | 1 | ON | OFF | ON | ON | ON | ON | ON |  |
| 7 | 1 | X | 0 | 1 | 1 | 1 | 1 | ON | ON | ON | OFF | OFF | OFF | OFF | 1 |
| 8 | 1 | X | 1 | 0 | 0 | 0 | 1 | ON | ON | ON | ON | ON | ON | ON |  |
| 9 | 1 | X | 1 | 0 | 0 | 1 | 1 | ON | ON | ON | ON | OFF | ON | ON |  |
| 10 | 1 | x | 1 | 0 | 1 | 0 | 1 | OFF | OFF | OFF | ON | ON | OFF | ON |  |
| 11 | 1 | X | 1 | 0 | 1 | 1 | 1 | OFF | OFF | ON | ON | OFF | OFF | ON |  |
| 12 | 1 | X | 1 | 1 | 0 | 0 | 1 | OFF | ON | OFF | OFF | OFF | ON | ON |  |
| 13 | 1 | x | , | 1 | 0 | 1 | 1 | ON | OFF | OFF | ON | OFF | ON | ON |  |
| 14 | 1 | x | 1 | 1 | 1 | 0 | 1 | OFF | OFF | OFF | ON | ON | ON | ON |  |
| 15 | 1 | X | , | , | 1 | 1 | 1 | OFF | OFF | OFF | OFF | OFF | OFF | OFF |  |
| 피 | X | X | X | X | X | X | 0 | OFF | OFF | OFF | OFF | OFF | OFF | OFF | 2 |
| REI | 1 | 0 | 0 | 0 | 0 | 0 | 0 | OFF | OFF | OFF | OFF | OFF | OFF | OFF | 3 |
| LT | 0 | X | x | x | X | X | 1 | ON | ON | ON | ON | ON | ON | ON | 4 |

Notes:

1. The blanking input ( $\overline{\mathrm{BI}})$ must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input ( $\overline{\mathrm{RBI}})$ must be open or high if blanking of a decimal zero is not desired.
2. When a low logic level is applied to the blanking input $(\overline{\mathrm{BI}})$, all segment outputs are off regardless of any other input.
3. When ripple-blanking input $(\overline{\mathrm{RBI}})$ and inputs $\mathrm{A}, \mathrm{B}, \mathrm{C}$, and D are at a low level with the lamp test input high, all segment outputs go off and the ripple-blanking output (RBO) goes to a low level (response condition).
4. When the blanking input/ripple-blanking output ( $\overline{\mathrm{BI}} / \mathrm{RBO}$ ) is open or held high and a low is applied to the lamp-test input, all segment outputs are on.

### 6.4.80 74xx248 (BCD-to-seven segment dec)

The BCD -to-seven-segment decoder/driver features active-high outputs for driving lamp buffers. It has full ripple-blanking input/output controls and a lamp test input.

BCD-to-seven-segment decoder/driver truth table:

| DECIMAL | INPUTS |  |  |  |  |  | $\begin{array}{\|l\|} \hline \mathrm{BI} / \\ \mathrm{RBO} \end{array}$ | OUTPUTS |  |  |  |  |  |  | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FUNCTION | LT | RBI | D | C | B | A |  | a | b | c | d | e | f | g |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | X | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 2 | 1 | X | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |  |
| 3 | 1 | X | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |  |
| 4 | 1 | X | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |
| 5 | 1 | X | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |  |
| 6 | 1 | X | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 7 | 1 | X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 8 | 1 | X | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 9 | 1 | X | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |  |
| 10 | 1 | X | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  |
| 11 | 1 | X | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |  |
| 12 | 1 | X | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |  |
| 13 | 1 | X | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |  |
| 14 | 1 | X | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 15 | 1 | X | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| BI | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 |
| RBI | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 3 |
| LT | 0 | X | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 4 |

## Notes:

1. The blanking input $(\overline{\mathrm{BI}})$ must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input ( $\overline{\mathrm{RBI}})$ must be open or high if blanking of a decimal zero is not desired.
2. When a low logic level is applied to the blanking input $(\overline{\mathrm{BI}})$, all segment outputs are low regardless of any other input.
3. When ripple-blanking input $(\overline{\mathrm{RBI}})$ and inputs $\mathrm{A}, \mathrm{B}, \mathrm{C}$, and D are at a low level with the lamp test input high, all segment outputs go low and the ripple-blanking output (RBO) goes to a low level (response condition).
4. When the blanking input/ripple-blanking output ( $\overline{\mathrm{BI}} / \mathrm{RBO}$ ) is open or held high and a low is applied to the lamp-test input, all segment outputs are high.

### 6.4.81 74xx249 (BCD-to-seven segment dec)

The BCD -to-seven-segment decoder/driver features active-high outputs for driving lamp buffers. It has full ripple-blanking input/output controls and a lamp test input.
BCD-to-seven-segment decoder/driver truth table:

| DECIMAL | INPUTS |  |  |  |  |  | BI/RBO | OUTPUTS |  |  |  |  |  |  | NOTE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FUNCTION | LT | RBI | D | C | B | A |  | a | b | c | d | e | $f$ | g |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |  | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | X | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 2 | 1 | X | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |  |
| 3 | 1 | X | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |  |
| 4 | 1 | X | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |
| 5 | 1 | X | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |  |
| 6 | 1 | X | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 7 | 1 | X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 8 | 1 | X | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 9 | 1 | X | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |  |
| 10 | 1 | X | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  |
| 11 | 1 | X | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |  |
| 12 | 1 | X | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |  |
| 13 | 1 | X | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |  |
| 14 | 1 | X | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |
| 15 | 1 | X | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| BI | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 2 |
| RBI | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 3 |
| LT | 0 | X | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 4 |

Notes:

1. The blanking input $(\overline{\mathrm{BI}})$ must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input ( $\overline{\mathrm{RBI}})$ must be open or high if blanking of a decimal zero is not desired.
2. When a low logic level is applied to the blanking input $(\overline{\mathrm{BI}})$, all segment outputs are low regardless of any other input.
3. When ripple-blanking input $(\overline{\mathrm{RBI}})$ and inputs $\mathrm{A}, \mathrm{B}, \mathrm{C}$, and D are at a low level with the lamp test input high, all segment outputs go low and the ripple-blanking output (RBO) goes to a low level (response condition).
4. When the blanking input/ripple-blanking output $(\overline{\mathrm{BI}} / \mathrm{RBO})$ is open or held high and a low is applied to the lamp-test input, all segment outputs are high.

### 6.4.82 74xx25 (Dual 4-In NOR w/Strobe)

This device contains two independent 4-input NOR gates with strobe.
NOR gate with strobe truth table:

| A | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{G}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | $X$ | $X$ | $X$ | 1 | 0 |
| $X$ | 1 | $X$ | $X$ | 1 | 0 |
| $X$ | $X$ | 1 | $X$ | 1 | 0 |
| $X$ | $X$ | $X$ | 1 | 1 | 0 |
| 0 | 0 | 0 | 0 | $X$ | 1 |
| $X$ | $X$ | $X$ | $X$ | 0 | 1 |

### 6.4.83 74xx251 (Data Sel/MUX w/3-state Out)

This device contains full on-chip binary decoding to select one-of-eight data sources and has a strobe-controlled three-state output.

Data selector/multiplexer truth table:

| INPUTS |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SELECT |  |  | $\begin{aligned} & \text { STROBE } \\ & \text { S } \end{aligned}$ |  |  |
|  | B A |  |  |  |  |
| X | X | X | 1 | Z | Z |
| 0 | 0 | 0 | 0 | D0 | $\overline{\text { DO }}$ |
| 0 | 0 | 1 | 0 | D1 | $\overline{\text { D1 }}$ |
| 0 | 1 | 0 | 0 | D2 | $\overline{\text { D2 }}$ |
| 0 | 1 | 1 | 0 | D3 | $\overline{\text { D3 }}$ |
| 1 | 0 | 0 | 0 | D4 | $\overline{\text { D4 }}$ |
| 1 | 0 | 1 | 0 | D5 | $\overline{\text { D5 }}$ |
| 1 | 1 | 0 | 0 | D6 | $\overline{\text { D6 }}$ |
| 1 | 1 | 1 | 0 | D7 | $\overline{\text { D7 }}$ |


| Z | $=$ | high impedance (off) |
| :--- | :--- | :--- |
| D0, D1...D7 | $=$ | level of the respective $D$ input |

### 6.4.84 74xx253 (Dual 4-to-1 Data Sel/MUX w/3-state Out)

This Schottky-clamped data selector/multiplexer contains inverters and drivers to supply fully complementary on-chip, binary decoding data selection to the AND-OR gates.

Data selector/multiplexer truth table:

| $\mathbf{X B}$ | $\mathbf{A}$ | $\mathbf{C} \mathbf{0}$ | $\overline{\mathbf{C 1}}$ | $\mathbf{C 2}$ | $\mathbf{C 3}$ | $\mathbf{G}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $X$ | $X$ | $X$ | $X$ | $X$ | $X$ | 1 | $Z$ |
| 0 | 0 | 0 | $X$ | $X$ | $X$ | 0 | 0 |
| 0 | 0 | 1 | $X$ | $X$ | $X$ | 0 | 1 |
| 0 | 1 | $X$ | 0 | $X$ | $X$ | 0 | 0 |
| 0 | 1 | $X$ | 1 | $X$ | $X$ | 0 | 1 |
| 1 | 0 | $X$ | $X$ | 0 | $X$ | 0 | 0 |
| 1 | 0 | $X$ | $X$ | 1 | $X$ | 0 | 1 |
| 1 | 1 | $X$ | $X$ | $X$ | 0 | 0 | 0 |
| 1 | 1 | $X$ | $X$ | $X$ | 1 | 0 | 1 |

Z = High impedance (off)

### 6.4.85 74xx257 (Quad 2-to-1 line Data Sel/MUX)

This device is designed to multiplex signals from 4-bit data sources to 4-output data lines in bus-organized systems. Its 3-state outputs interface directly with the system bus.

Data selector/multiplexer truth table:

| OUTPUT <br> CONTROL | SELECT | A | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | X | X | X | Z |
| 0 | 0 | 0 | X | 0 |
| 0 | 0 | 1 | X | 1 |
| 0 | 1 | X | 0 | 0 |
| 0 | 1 | X | 1 | 1 |
| $\mathrm{Z}=$ High impedance (off) |  |  |  |  |

### 6.4.86 74xx258 (Quad 2-to-1 line Data Sel/MUX)

This device is designed to multiplex signals from 4-bit data sources to 4-output data lines in bus-organized systems. Its 3-state outputs interface directly with the system bus.
Data selector/multiplexer truth table:


### 6.4.87 74xx259 (8-bit Latch)

This 8 -bit addressable latch is a 1 -of- 8 decoder or demultiplexer with active high outputs. It stores single-line data in eight addressable latches.
8-bit addressable latch truth table:

| INPUTS CLEAR | $\overline{\mathrm{G}}$ | OUTPUT OF ADDRESSED LATCH | EACH OTHER OUTPUT | FUNCTION |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | D | $\mathrm{Q}_{\text {i0 }}$ | Addressable latch |
| 1 | 1 | $\mathrm{Q}_{\mathrm{i} 0}$ | $\mathrm{Q}_{\mathrm{i} 0}$ | Memory |
| 0 | 0 | D | 0 | 8 -line demultiplexer |
| 0 | 1 | 0 | 0 | Clear |

### 6.4.88 74xx26 (Quad 2-In NAND (OC))

This device contains four independent 2-input NAND gates.
Logic function:
$Y=\overline{A B C D}$

NAND gate truth table:

| A | B | C | D | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 1 | 1 | 0 |
| 0 | X | X | X | 1 |
| X | 0 | X | X | 1 |
| X | X | 0 | X | 1 |
| X | X | X | 0 | 1 |

### 6.4.89 74xx266 (Quad 2-In XNOR (OC))

This device contains four independent 2-input EXCLUSIVE-NOR gates.
Logic function:

$$
Y=\bar{A} \oplus \bar{B}
$$

Exclusive-NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

### 6.4.90 74xx27 (Tri 3-In NOR)

This device contains three independent 3-input NOR gates.
Logic function:

$$
Y=\overline{A+B+C}
$$

NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 |

### 6.4.91 74xx273 (Octal D-type FF)

D flip-flop truth table
$\left.\begin{array}{lll|l}\text { CLEAR } & \text { CLK } & \text { D } & \mathbf{Q} \\ \hline 0 & \mathrm{X} & \mathrm{X} & 0 \\ 1 & \cdot & 1 & 1 \\ 1 & \cdot & 0 & 0 \\ 1 & & 0 & \mathrm{X}\end{array}\right) \mathrm{Q0} 0$

### 6.4.92 74xx279 (Quad SR latches)

The RS flip-flop has an undesired operating condition, where 1 levels at both inputs will cause both outputs to go to a 0 level. This undefined condition must be avoided. Circuits involving feedback will lead to a "race condition" where the output will be unpredictable.
RS flip-flop truth table:

| $\mathbf{S}$ | $\mathbf{R}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |  |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | - | - | (no change) |
| 0 | 1 | 0 | 1 |  |
| 1 | 0 | 1 | 0 |  |
| 1 | 1 | X | X | (undefined) |

### 6.4.93 74xx28 (Quad 2-In NOR)

This device contains four independent 2-input NOR gates.
Logic function:

$$
Y=\overline{A+B}
$$

NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 0 |

### 6.4.94 74xx280 (9-bit odd/even parity generator/checker)

9-bit odd/even parity generator/checker truth table:


### 6.4.95 74xx283 (4-bit Bin Full Add)

This device performs the addition of two 4-bit binary numbers. It features full internal lookahead across all four bits generating the carry term in ten nanoseconds typically.

### 6.4.96 74xx290 (Decade Counter)

This device contains four master-slave flip-flops and additional gating to provide a divide-bytwo counter and a three-stage binary counter for which the count cycle length is divide-byfive.

Decade counter truth table:

| COUNT | QD | QC | QB | QA | R0(1) | R0(2) | R9(1) | R9(2) | QD | QC | QB | QA |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | X | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 1 | 1 | X | 0 | 0 | 0 | 0 | 0 |
| 2 | 0 | 0 | 1 | 0 | X | X | 1 | 1 | 1 | 0 | 0 | 1 |
| 3 | 0 | 0 | 1 | 1 | X | 0 | X | 0 | COUNT |  |  |  |
| 4 | 0 | 1 | 0 | 0 | 0 | X | 0 | X | COUNT |  |  |  |
| 5 | 0 | 1 | 0 | 1 | 0 | X | X | 0 | COUNT |  |  |  |
| 6 | 0 | 1 | 1 | 0 | X | 0 | 0 | X | COUNT |  |  |  |
| 7 | 0 | 1 | 1 | 1 |  |  |  |  |  |  |  |  |
| 8 | 1 | 0 | 0 | 0 |  |  |  |  |  |  |  |  |
| 9 | 1 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |

### 6.4.97 74xx293 (4-bit Binary Counter)

This device contains four master-slave flip-flops and additional gating to provide a divide-bytwo counter and a three-stage binary counter for which the count cycle length is divide-byeight.

Counter truth table:
RESETIN OUTPUT

| $\overline{\mathbf{R o 1}}$ | $\overline{\mathbf{R o 2}}$ | Qd | Qc | Qb | Qa |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | 0 | 0 | 0 | 0 |
| 0 | X | COUNT |  |  |  |
| X | 0 | COUNT |  |  |  |

### 6.4.98 74xx298 (Quad 2-In MUX)

This quadruple two-input multiplexer selects one of two 4-bit data sources and stores data synchronously with system clock.

Multiplexer truth table:


### 6.4.99 74xx30 (8-In NAND)

Logic function:
$Y=\overline{\text { ABCDEFGH }}$

8-input NAND gate truth table:


### 6.4.10074xx32 (Quad 2-In OR)

This device contains four independent 2-input OR gates.
Logic function:
$Y=A+B$

OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 1 |

### 6.4.10174xx33 (Quad 2-In NOR (OC))

This device contains four independent 2 -input NOR gates. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
Y=\overline{A+B}
$$

NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 0 |

### 6.4.10274xx350 (4-bit Shifter w/3-state Out)

This device shifts 4 -bits of data to $0,1,2$, or 3 places under control of two select lines.

4-bit shifter truth table:

| INPUTS |  | OUTPUTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OE | S1 | So | YO | Y1 | Y2 | Y3 |
| 1 | X | X | Z | Z | Z | Z |
| 0 | 0 | 0 | D0 | D1 | D2 | D3 |
| 0 | 0 | 1 | D-1 | D0 | D1 | D2 |
| 0 | 1 | 0 | D-2 | D-1 | D0 | D1 |
| 0 | 1 | 1 | D-3 | D-2 | D-1 | D0 |

Z = High impedance (off)

### 6.4.10374xx351 (Dual Data Sel/MUX w/3-state Out)

The 74351 device is made up of two 8-line-to-1-line data selectors/multiplexors with full decoding on one monolithic chip.

Dual data selector/multiplexor truth table:

| INPUTS |  |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE | SELECT |  |  |  |  |
| $\overline{\mathbf{G}}$ | C | B |  |  | $2 Y$ |
| 1 | X | X | X | Z | Z |
| 0 | 0 | 0 | 0 | 1D0 | 2D0 |
| 0 | 0 | 0 | 1 | 1D1 | 2D1 |
| 0 | 0 | 1 | 0 | $\overline{1 D 2}$ | 2D2 |
| 0 | 0 | 1 | 1 | 1D3 | 2D3 |
| 0 | x | 0 | 0 | $\overline{\text { D4 }}$ | $\overline{\text { D4 }}$ |
| 0 | x | 0 | 1 | $\overline{\text { D5 }}$ | $\overline{\text { D5 }}$ |
| 0 | x | 1 | 0 | $\overline{\text { D6 }}$ | $\overline{\text { D6 }}$ |
| 0 | X | 1 | 1 | $\overline{\text { D7 }}$ | $\overline{\text { D7 }}$ |

### 6.4.10474xx352 (Dual 4-to-1 Data Sel/MUX)

This device contains inverters and drivers to supply fully complementary on-chip, binary decoding data selection to the AND-OR-invert gates.

Data selector/multiplexer truth table:

| SELECT |  | DATA INPUTS |  |  |  | G | Y |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | A | C0 | C1 | C2 | C3 |  |  |
| $\bar{\chi}$ | X | X | X | X | X | 1 | 1 |
| 0 | 0 | 0 | X | X | X | 0 | 1 |
| 0 | 0 | 1 | X | X | X | 0 | 0 |
| 0 | 1 | X | 0 | X | X | 0 | 1 |
| 0 | 1 | X | 1 | X | X | 0 | 0 |
| 1 | 0 | x | x | 0 | x | 0 | 1 |
| 1 | 0 | x | X | 1 | X | 0 | 0 |
| 1 | 1 | x | X | X | 0 | 0 | 1 |
| 1 | 1 | X | X | X | 1 | 0 | 0 |

### 6.4.10574xx353 (Dual 4-to-1 Data Sel/MUX w/3-state Out)

This device contains inverters and drivers to supply fully complementary on-chip, binary decoding data selection to the AND-OR-invert gates.
Data selector/multiplexer truth table:

| SELECT |  | DATA INPUTS |  |  |  | G | Y |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | A | CO | C1 | C2 | C3 |  |  |
| $\bar{X}$ | X | X | X | X | X | 1 | 1 |
| 0 | 0 | 0 | X | X | X | 0 | 1 |
| 0 | 0 | 1 | X | X | X | 0 | 0 |
| 0 | 1 | X | 0 | X | X | 0 | 1 |
| 0 | 1 | X | 1 | X | X | 0 | 0 |
| 1 | 0 | X | X | 0 | X | 0 | 1 |
| 1 | 0 | X | X | 1 | X | 0 | 0 |
| 1 | 1 | X | X | X | 0 | 0 | 1 |
| 1 | 1 | X | X | X | 1 | 0 | 0 |

### 6.4.10674xx365 (Hex Buffer/Driver w/3-state)

This device features high fan-out, improved fan-in, and can be used to drive terminated lines down to 133 ohms.

Hex buffer/driver truth table:

| INPUTS |  |  | OUTPUTS |  |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\mathrm{OE}}_{\mathbf{0}}$ | $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\mathbf{I}_{\mathbf{n}}$ | $\mathbf{Y}_{\mathbf{n}}$ | $\overline{\mathbf{Y}}_{\mathbf{n}}$ |
| 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 | 0 |
| X | 1 | X | Z | Z |
| 1 | X | X | Z | Z |
|  |  |  |  |  |
|  | $=$ | High voltage level |  |  |
| 0 | $=$ | Low voltage level |  |  |
| X | $=$ | Don't care |  |  |
| Z | $=$ | high impedance "off" state |  |  |

### 6.4.10774xx366 (Hex Inverter Buffer/Driver w/3-state)

This device is a 3-state Hex inverter buffer/driver.
Hex inverter buffer/driver truth table:

| INPUTS |  |  | OUTPUTS |  |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\mathbf{O E}}_{\mathbf{0}}$ | $\overline{\mathrm{OE}}_{\mathbf{1}}$ | $\mathbf{I}_{\mathbf{n}}$ | $\mathbf{Y}_{\mathbf{n}}$ | $\overline{\mathbf{Y}}_{\mathbf{n}}$ |
| 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 | 0 |
| X | 1 | X | Z | Z |
| 1 | X | X | Z | Z |

$1=$ High voltage level
$0=$ Low voltage level
$\mathrm{X}=$ Don't care
$\mathrm{Z}=$ High impedance "off" state

### 6.4.10874xx367 (Hex Buffer/Driver w/3-state)

This device features high fan-out, improved fan-in, and can be used to drive terminated lines down to 133 ohms.

Hex buffer/driver truth table:

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{n}}$ | $\mathrm{I}_{n}$ |  | $\overline{\mathbf{Y}}_{\mathrm{n}}$ |
| 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | X | Z | Z |
| 1 | = | High | voltage leve |
| 0 | = | Low | voltage leve |
| X | = | Don | care |
| Z | = | High | impedance |

### 6.4.10974xx368 (Hex Inverter Buffer/Driver w/3-state)

This device is a 3 -state hex inverter buffer/driver.
Hex inverter buffer/driver truth table:

| INPUTS |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}_{\mathrm{n}}$ | $\mathrm{I}_{\mathrm{n}}$ | $\mathrm{Y}_{\mathrm{n}}$ | $\bar{Y}_{n}$ |
| 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 |
| 1 | X |  | Z |
| 1 | = | High | voltage leve |
| 0 | = | Low | voltage leve |
| X | = | Don | care |
| Z | = | High | impedance |

### 6.4.11074xx37 (Quad 2-In NAND)

This device contains four independent 2-input NAND gates.
Logic function:

$$
Y=\overline{A B}
$$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 6.4.111 74xx373 (Octal D-type Transparent Latches)

This 8-bit register features three-state bus-driving outputs and transparent D-type latches.
D-latch and flip-flop truth table:

| OUTPUT | ENABLE |  |  |
| :--- | :--- | :--- | :--- |
| ENABLE | LATCH | D | OUTPUT |
| 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 0 | $X$ | Q0 |
| 1 | $X$ | X | Z |

$Z=$ High impedance (off)

### 6.4.11274xx374 (Octal D-type FF (+edge))

This 8-bit register features three-state bus-driving outputs and transparent D-type flip-flops.

D-latch and flip-flop truth table:

| OUTPUT | ENABLE |  |  |
| :--- | :--- | :--- | :--- |
| ENABLE | LATCH | D | OUTPUT |
| 0 |  | 1 | 1 |
| 0 |  | 0 | 0 |
| 0 | 0 | $X$ | Q0 |
| 1 | X | X | Z |

$Z=$ High impedance (off)

- $=$ Transition from low to high


### 6.4.11374xx375 (4-bit Bistable Latches)

This device features outputs from a 4-bit latch.
Bistable latch truth table:

| $\mathbf{D}$ | $\mathbf{C}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- |
| 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |
| X | 0 | Q 0 | $\overline{\mathrm{Q} 0}$ |

### 6.4.11474xx377 (Octal D-type FF w/en)

This device contains eight flip-flops with single-rail outputs.
D-type flip-flop truth table:

| $\overline{\mathbf{G}}$ | $\mathbf{C L K}$ | $\overline{\text { DATA }}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | X | X | QO | $\overline{\mathrm{Q}} 0$ |
| 0 | $\cdot$ | 1 | 1 | 0 |
| 0 | $\cdot$ | 0 | 0 | 1 |
| X | 0 | X | QO | $\overline{\mathrm{Q} 0}$ |

### 6.4.11574xx378 (Hex D-type FF w/en)

This device contains six flip-flops with single-rail outputs.
D-type flip-flop truth table:

| $\overline{\mathrm{G}}$ | CLK | $\overline{\mathrm{DATA}}$ | $\mathbf{Q}$ | $\overline{\mathrm{Q}}$ |
| :--- | :--- | :--- | :--- | :--- |
| 1 | X | X | Q 0 | $\overline{\mathrm{Q} 0}$ |
| 0 | $\cdot$ | 1 | 1 | 0 |
| 0 | $\cdot$ | 0 | 0 | 1 |
| X | 0 | X | QO | $\overline{\mathrm{Q} 0}$ |

### 6.4.11674xx379 (Quad D-type FF w/en)

This device contains four flip-flops with double-rail outputs.
D-type flip-flop truth table:

| INPUTS |  |  |  | OUTPUTS |  |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\overline{\mathbf{G}}$ | CLK | DATA | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |  |
| 1 | X | X | QO | $\overline{\mathrm{Q}} 0$ |  |
| 0 | $\cdot$ | 1 | 1 | 0 |  |
| 0 | $\cdot$ | 0 | 0 | 1 |  |
| X | 0 | X | QO | $\overline{\mathrm{Q} 0}$ |  |

### 6.4.11774xx38 (Quad 2-In NAND (OC))

This device contains four independent 2-input NAND gates. For correct performance, the open collector outputs require pull-up resistors.

Logic function:
$Y=\overline{A B}$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 6.4.11874xx39 (Quad 2-In NAND (OC))

This device contains four independent 2-input NAND gates. For correct performance, the open collector outputs require pull-up resistors.
Logic function:

$$
Y=\overline{A B}
$$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 6.4.11974xx390 (Dual Div-by-2, Div-by-5 Counter)

The 74390 device incorporates dual divide-by-two and divide-by-five counters.
$B C D$ count sequence truth table:

| COUNT | OUTPUT |  |  |  |
| :--- | :--- | :--- | :--- | :--- |
|  | QD | QC | QB | QA |
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 2 | 0 | 0 | 1 | 0 |
| 3 | 0 | 0 | 1 | 1 |
| 5 | 0 | 1 | 0 | 0 |
| 6 | 0 | 1 | 0 | 1 |
| 7 | 0 | 1 | 1 | 0 |
| 8 | 0 | 1 | 1 | 1 |
| 9 | 1 | 0 | 0 | 0 |
|  | 0 | 0 | 1 |  |

Notes:
Output QA is connected to input B for BCD count.

Bi-quinary truth table:

| COUNT |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :---: |
|  | QUA | QD | QC | QB |  |
| 0 | 0 | 0 | 0 | 0 |  |
| 1 | 0 | 0 | 0 | 1 |  |
| 2 | 0 | 0 | 1 | 0 |  |
| 3 | 0 | 0 | 1 | 1 |  |
| 4 | 0 | 1 | 0 | 0 |  |
| 5 | 1 | 0 | 0 | 0 |  |
| 6 | 1 | 0 | 0 | 1 |  |
| 7 | 1 | 0 | 1 | 0 |  |
| 8 | 1 | 0 | 1 | 1 |  |
| 9 | 1 | 1 | 0 | 0 |  |

Notes:
Output QD is connected to input A for bi-quinary.

### 6.4.12074xx393 (Dual 4-bit Binary Counter)

This device features an independent active-high clear and clock input for each counter. The 74393 is ideal for circuits that require two independent counters.
The 74393 counts from 0 to 15 in binary on every positive transition (low to high) of the clock pulse.

Count sequence truth table:

| COUNT | OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | QD | QC | QB | QA |
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 |
| 2 | 0 | 0 | 1 | 0 |
| 3 | 0 | 0 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 |
| 5 | 0 | 1 | 0 | 1 |
| 6 | 0 | 1 | 1 | 0 |
| 7 | 0 | 1 | 1 | 1 |
| 8 | 1 | 0 | 0 | 0 |
| 9 | 1 | 0 | 0 | 1 |
| 10 | 1 | 0 | 1 | 0 |
| 11 | 1 | 0 | 1 | 1 |
| 12 | 1 | 1 | 0 | 0 |
| 13 | 1 | 1 | 0 | 1 |
| 14 | 1 | 1 | 1 | 0 |
| 15 | 1 | 1 | 1 | 1 |

### 6.4.12174xx395 (4-bit Cascadable Shift Reg w/3-state Out)

This device is a 4-bit shift register with 3-state outputs. It features parallel-in and parallel out registers.
4-bit shift register truth table:

| $\overline{\mathbf{O C}}$ | $\overline{\text { CLR }}$ | $\overline{\text { LD} / \mathbf{S H}}$ | CLK | SER | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | QA | QB | QC | QD | $\overline{\text { QD }}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | X | X | X | X | X | X | X | X | Z | Z | Z | Z | $\overline{\mathrm{QD}}$ |
| 1 | 0 | X | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | X | X | X | X | X | NO CHANGE |  |  |  |  |
| 1 | 1 | 1 | $\varnothing$ | X | A | B | C | D | QA | QB | QC | QD | QD |
| 1 | 1 | 0 | 1 | X | X | X | X | X | NO CHANGE |  |  |  |  |
| 1 | 1 | 0 | $\varnothing$ | 1 | X | X | X | X | 1 | QA | QB | QC | QC |
| 1 | 1 | 0 | $\varnothing$ | 0 | X | X | X | X | 0 | QA | QB | QC | QC |

### 6.4.12274xx40 (Dual 4-In NAND)

This device contains two independent 4-input NAND gate.
Logic function:
$Y=\overline{A B C D}$

NAND gate truth table:

| INPUTS |  |  |  | OUTPUT |
| :--- | :--- | :--- | :--- | :--- |
| A | $\mathbf{B}$ | C | D | $\mathbf{Y}$ |
| 1 | 1 | 1 | 1 | 0 |
| 0 | X | X | X | 1 |
| X | 0 | X | X | 1 |
| X | X | 0 | X | 1 |
| X | X | X | 0 | 1 |

### 6.4.12374xx42 (4-BCD to 10-Decimal Dec)

This BCD-to-decimal decoder consists of eight inverters and ten four-input NAND gates.

4-line to 10 -line decimal decoder truth table:

| No. | BCD INPUT |  |  |  | DECIMAL OUTPUT |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 2 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 5 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 6 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 7 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 8 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 9 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
|  | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 은 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\stackrel{1}{4}$ | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 之 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.12474xx43 (Exc-3-to-Decimal Dec)

This excess-3-to-decimal decoder consists of eight inverters and ten four-input NAND gates. Excess-3-to-decimal decoder truth table

| No. | EXCESS-3- INPUT |  |  |  | DECIMAL OUTPUT |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 2 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 5 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 6 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 7 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 8 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 9 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
|  | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| ㅁ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\stackrel{1}{4}$ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| ミ | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.12574xx44 (Exc-3-Gray-to-Decimal Dec)

This excess-3-gray-to-decimal decoder consists of eight inverters and ten four-input NAND gates.

Excess-3-gray-to-decimal decoder truth table:

| No. | EXCESS-3-GRAY INPUT |  |  |  | DECIMAL OUTPUT |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 2 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 5 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 6 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 7 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 8 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 9 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
|  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| ㅇ | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\stackrel{\text { d }}{ }$ | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| ミ | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.12674425 (Quad Bus Buffer with 3-State)

This bus buffer has 3 -state outputs that, when enabled, have the low impedance characteristics of a TTL output and additional drive capability at high logic levels to permit driving heavily loaded bus lines without external pull-up resistors.

### 6.4.12774426 (Quad Bus Buffer with 3-State)

This bus buffer has 3 -state outputs that, when enabled, have the low impedance characteristics of a TTL output and additional drive capability at high logic levels to permit driving heavily loaded bus lines without external pull-up resistors.

### 6.4.12874xx445 (BCD-to-Decimal Dec)

This BCD-to-decimal decoder consists of eight inverters and ten four-input NAND gates.

BCD-to-decimal truth table:

| Ho. | IHPUTS |  |  |  | OUTPUTS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| $\bigcirc$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 2 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 5 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 6 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 7 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 8 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 9 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
|  | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\underset{\sim}{1}$ | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\geq$ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.12974xx45 (BCD-to-Decimal Dec)

This BCD-to-decimal decoder consists of eight inverters and ten four-input NAND gates.

BCD-to-decimal truth table:
IHPUTS OUTPUTS

| Ho. | D | c | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 2 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 3 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 4 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 5 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 6 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 7 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 8 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 9 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
|  | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| $\underset{\geqq}{9}$ | 1 | 1 | 0 | 1 | , |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|  |  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

### 6.4.13074xx46 (BCD-to-seven segment dec)

The 7446 BCD (Binary-Coded Decimal)-to-seven-segment decoder translates a 4-bit BCD input into hexadecimal, and outputs high on the output pins corresponding to the hexadecimal representation of the BCD input. There are provisions for lamp testing and for blanking the outputs.

BCD-to-seven-segment decoder:
INPUTS
OUTPUTS

| No. | $\overline{\mathrm{LT}}$ | $\overline{\text { RBI }}$ | D | C | B | A | $\frac{\overline{\mathrm{BI} /}}{\mathrm{RBO}}$ | a | b | c | d | e | f | g |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |
| 1 | 1 | X | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| 2 | 1 | x | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |
| 3 | 1 | X | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |  |  |
| 4 | 1 | X | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |
| 5 | 1 | X | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |  |  |
| 6 | 1 | X | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |  |
| 7 | 1 | X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| 8 | 1 | X | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |
| 9 | 1 | X | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |
| 10 | 1 | x | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  | 1 |
| 11 | 1 | X | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | < | N |
| 12 | 1 | X | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |  | V |
| 13 | 1 | x | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | < | A |
| 14 | 1 | x | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  | L |
| 15 | 1 | X | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | D |
| BI | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| RBI | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| LT | 0 | X | X | X | X | x | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

### 6.4.13174xx465 (Octal BUFFER w/3-state Out)

This device has a two-input active-low AND enable gate controlling all eight data buffers.
Octal buffers truth table:

| $\overline{\mathbf{G}} \mathbf{1}$ | $\overline{\mathbf{G}} \mathbf{2}$ | $\mathbf{A}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 1 | 0 | X | Z |
| 0 | 1 | X | Z |
| 1 | 1 | X | Z |

$Z=$ High impedance (off)

### 6.4.13274xx466 (Octal BUFFER w/3-state Out)

This device has a two-input active-low AND enable gate controlling all eight data buffers. Octal buffers truth table:

| $\overline{\mathrm{G}} \mathbf{1}$ | $\overline{\mathbf{G} 2}$ | $\mathbf{A}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 |
| 1 | 0 | X | Z |
| 0 | 1 | X | Z |
| 1 | 1 | X | Z |
| $\mathbf{Z}$ | $=$ | High impedance (off) |  |

### 6.4.13374xx47 (BCD-to-seven segment dec)

The 7447 BCD (Binary-Coded Decimal)-to-seven-segment decoder translates a 4-bit BCD input into hexadecimal, and outputs high on the output pins corresponding to the hexadecimal representation of the BCD input. There are provisions for lamp testing and for blanking the outputs.

BCD-to-seven-segment decoder truth table:

|  | INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| No. | $\overline{L T}$ | $\mid \overline{\mathbf{R B I}}$ | D | C | B | A | $\frac{\overline{\mathrm{BI} /}}{\mathrm{RBO}}$ | a | b | c | d | e | f | g |  |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |
| 1 | 1 | X | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| 2 | 1 | x | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |
| 3 | 1 | x | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |  |  |
| 4 | 1 | X | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |
| 5 | 1 | x | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |  |  |
| 6 | 1 | X | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |  |
| 7 | 1 | X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| 8 | 1 | X | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |
| 9 | 1 | X | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |
| 10 | 1 | X | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  | 1 |
| 11 | 1 | X | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | $<$ | N |
| 12 | 1 | X | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | $<$ | $\checkmark$ |
| 13 | 1 | X | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | < | A |
| 14 | 1 | X | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  | L |
| 15 | 1 | x | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | D |
| BI | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| RBI | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| LT | 0 | X | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

$\overline{\mathrm{BI}}=$ active-low blanking input
$\overline{\mathrm{RBI}}=$ active-low ripple-blanking input
$\overline{\mathrm{LT}}=$ active-low lamp-test input
Notes:

1. The blanking input $(\overline{\mathrm{BI}})$ must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input ( $\overline{\mathrm{RBI}})$ must be open or high if blanking of a decimal zero is not desired.
2. When a low logic level is applied to the blanking input $(\overline{\mathrm{BI}})$, all segment outputs are low regardless of any other input level.
3. To place the device in lamp-test mode, $\overline{\mathrm{RBO}}$ must be high when $\overline{\mathrm{LT}}$ is low. This forces all lamps on.

### 6.4.13474xx48 (BCD-to-seven segment dec)

This device features active-high outputs for driving lamp buffers or common-cathode VLEDs. It also has full ripple-blanking input/output controls and a lamp test input.

BCD-to-seven-segment decoder:

|  | INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| No. | $\mid \overline{\mathbf{L T}}$ | $\overline{\mathrm{RBI}}$ | D | C | B | A | $\frac{\overline{\mathrm{BI} /}}{\mathrm{RBO}}$ | a | b | c | d | e | f | g |  |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |  |  |
| 1 | 1 | x | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| 2 | 1 | x | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |  |  |
| 3 | 1 | X | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |  |  |
| 4 | 1 | X | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |
| 5 | 1 | x | 0 | 1 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |  |  |
| 6 | 1 | x | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |  |  |
| 7 | 1 | X | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |
| 8 | 1 | X | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |
| 9 | 1 | x | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |  |  |
| 10 | 1 | x | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |  | INVA |
| 11 | 1 | x | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | < | LID |
| 12 | 1 | X | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | < |  |
| 13 | 1 | X | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | < |  |
| 14 | 1 | X | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |  |  |
| 15 | 1 | X | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| BI | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| RBI | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |  |
| LT | 0 | X | x | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |  |

$\overline{\mathrm{BI}}=$ active-low blanking input
$\overline{\mathrm{RBI}}=$ active-low ripple-blanking input
$\overline{\mathrm{LT}}=$ active-low lamp-test input
Notes:

1. The blanking input $(\overline{\mathrm{BI}})$ must be open or held at a high logic level when output functions 0 through 15 are desired. The ripple-blanking input ( $\overline{\mathrm{RBI}})$ must be open or high if blanking of a decimal zero is not desired.
2. When a low logic level is applied to the blanking input $(\overline{\mathrm{BI}})$, all segment outputs are low regardless of any other input level.
3. To place the device in lamp-test mode, $\overline{\mathrm{RBO}}$ must be high when $\overline{\mathrm{LT}}$ is low. This forces all lamps on.

### 6.4.13574xx51 (AND-OR-INVERTER)

AND-OR INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- | :--- | :--- |
| 0 | $\mathbf{X}$ | $\mathbf{X}$ | 0 | 1 |
| $\mathbf{X}$ | 0 | 0 | X | 1 |
| 0 | X | 0 | X | 1 |
| X | 0 | X | 0 | 1 |
| 1 | 1 | X | X | 0 |
| X | X | 1 | 1 | 0 |

### 6.4.13674xx521 (8-Bit Identity Comparitor)

The 74F521 is an expandable 8-bit comparator. It compares two words of up to eight bits each and provides a LOW output when the two words match bit for bit. The expansion input IA=B also serves as an active LOW enable input.

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\overline{\mathrm{I}}_{\mathrm{A}=\mathrm{B}}$ | $\mathrm{A}, \mathrm{B}$ | $\overline{\mathrm{O}}_{\mathrm{A}=\mathrm{B}}$ |
| L | $\mathrm{A}=\mathrm{B}($ Note 1) | L |
| L | $\mathrm{A} \neq \mathrm{B}$ | H |
| H | $\mathrm{A}=\mathrm{B}($ Note 1) | H |
| H | $\mathrm{A} \neq \mathrm{B}$ | H |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
L = LOW Voltage Level
Note 1: $A_{0}=B_{0}, A_{1}=B_{1}, A_{2}=B_{2}$, etc

### 6.4.13774xx533 (Octal D-Latch with inverted O/Ps)

| Inputs |  |  | Output |
| :---: | :---: | :---: | :---: |
| LE | $\overline{\mathrm{OE}}$ | D | $\overline{\mathrm{O}}$ |
| $H$ | L | H | L |
| $H$ | L | L | H |
| L | L | X | $\overline{\mathrm{O}}_{0}$ |
| X | H | X | $Z$ |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
$\mathrm{L}=$ LOW Voltage Level
$\mathrm{X}=$ Immaterial

### 6.4.13874xx534 (Octal Flip-Flop with inverted Latches)



### 6.4.13974xx54 (4-wide AND-OR-INVERTER)

4-wide AND-OR-INVERTER truth table:

| INPUTS |  |  |  |  |  |  | OUTPUT |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{E}$ | $\mathbf{F}$ | $\mathbf{G}$ | $\mathbf{H}$ | $\mathbf{Y}$ |
| 1 | 1 | X | X | X | X | X | X | 0 |
| X | X | 1 | 1 | X | X | X | X | 0 |
| X | X | X | X | 1 | 1 | X | X | 0 |
| X | X | X | X | X | X | 1 | 1 | 0 |
| X | X | X | X | X | X | X | X | 1 |

### 6.4.14074xx55 (2-wide 4-In AND-OR-INVERTER)

AND-OR-INVERTER truth table:

| INPUTS |  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  |  |  |  |  |  | OUTPUT |  |  |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{E}$ | $\mathbf{F}$ | $\mathbf{G}$ | $\mathbf{H}$ | $\mathbf{Y}$ |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 | X | X | X | X | 0 |
| X | X | X | X | 1 | 1 | 1 | 1 | 0 |
| X | X | X | X | X | X | X | X | 1 |

### 6.4.14174xx573 (Octal D-type Latch)

This device contains eight D-type latches with 3-state output buffers. When the Latch Enable (LE) input is HIGH, data on the Dn inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the $D$ inputs a setup time preceding the HIGH-to-LOW transition of LE. The 3-state buffers are controlled by the Output Enable (OE) input. When OE is LOW, the buffers are in the bi-state mode. When OE is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches.

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| $\overline{\text { OE }}$ | LE | D | O |
| L | H | H | H |
| L | H | L | L |
| L | L | X | $\mathrm{O}_{0}$ |
| H | X | X | Z |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
L = LOW Voltage Level
$\mathrm{X}=$ Immaterial
$\mathrm{O}_{0}=$ Value stored from previous clock cycle

### 6.4.14274xx574 (Octal D-type Flip-Flop)

This device consists of eight edge-triggered flip-flops with individual D-type inputs and 3STATE true outputs. The buffered clock and buffered Output Enable are common to all flipflops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When OE is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affect the state of the flipflops.

| Inputs |  |  | Internal | Outputs | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | CP | D | Q | 0 |  |
| H | H | L | NC | Z | Hold |
|  | H | H | NC | Z | Hold |
|  |  | L | L | Z | Load |
|  |  | H | H | Z | Load |
|  |  | L | L | L | Data Available |
|  |  | H | H | H | Data Available |
|  | H | L | NC | NC | No Change in Data |
| L | H | H | NC | NC | No Change in Data |
| $\begin{aligned} & \mathrm{H}=\mathrm{HIGH} \text { Voltage Level } \\ & \mathrm{L}=\mathrm{LOW} \text { Voltage Level } \\ & \mathrm{X}=\text { Immaterial } \\ & \mathrm{Z}=\text { High Impedance } \end{aligned}$ |  |  |  |  |  |
|  |  |  |  |  |  |  |
| 人 = LOW-to-HIGH Transition $\mathrm{NC}=$ No Change |  |  |  |  |  |

### 6.4.14374xx640 (Octal Bus Transceiver)

The output enable ( $\overline{\mathrm{OE}})$ is active LOW. If the device is disabled ( $\overline{\mathrm{OE}} \mathrm{HIGH}$ ), the outputs are in the high impedance state. The transmit/receive input $(T / \bar{R})$ controls whether data is transmitted from the A bus to the B bus or from the B bus to the A bus. When T/R is LOW, B data is sent to the A bus. If $T / \overline{\mathrm{R}}$ is HIGH, A data is sent to the $B$ bus.

| Inputs |  | Outputs |  |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | $\mathrm{T} / \overline{\mathrm{R}}$ | $\mathbf{7 4 F 6 4 0}$ | $\mathbf{7 4 F 6 4 5}$ |
| L | L | Bus $\overline{\mathrm{B}}$ data to Bus A | Bus B data to Bus A |
| L | H | Bus $\overline{\mathrm{A}}$ data to Bus B | Bus A data to Bus B |
| $H$ | $X$ | $Z$ | $Z$ |

$\mathrm{H}=$ HIGH Voltage Level
$\mathrm{L}=$ LOW Voltage Level
$\mathrm{X}=$ Don't Care
$\mathrm{Z}=$ High Impedance State

### 6.4.14474xx645 (Octal Bus Transceiver)

The output enable ( $\overline{\mathrm{OE}}$ ) is active LOW. If the device is disabled ( $\overline{\mathrm{OE}} \mathrm{HIGH}$ ), the outputs are in the high impedance state. The transmit/receive input $(T / \bar{R})$ controls whether data is transmitted from the A bus to the B bus or from the B bus to the A bus. When T// $\bar{R}$ is LOW, B data is sent to the A bus. If $T / \bar{R}$ is HIGH, A data is sent to the $B$ bus.

| Inputs |  | Outputs |  |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | $\mathrm{T} / \overline{\mathrm{R}}$ | $\mathbf{7 4 F 6 4 0}$ | $\mathbf{7 4 F 6 4 5}$ |
| L | L | Bus $\overline{\mathrm{B}}$ data to Bus A | Bus B data to Bus A |
| L | H | Bus $\overline{\mathrm{A}}$ data to Bus B | Bus A data to Bus B |
| $H$ | $X$ | $Z$ | $Z$ |

$\mathrm{H}=\mathrm{HIGH}$ Voltage Level
L = LOW Voltage Level
$\mathrm{X}=$ Don't Care
$Z=$ High Impedance State

### 6.4.14574xx69 (Dual 4-bit Binary Counter)

Counter number one has two sections - counter A (divide-by-2 section) and counter B, C, D (divide-by-8 section). Counter number two has only divide-by-sixteen section.
4-Bit counter truth table:

| $\overline{\text { 1CLR }}$ | $\overline{\text { 2CLR }}$ | 1QA | 1QB | 1QC | 1QD | 2QA | 2QB | 2QC | 2QD |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 1 | 1 | COUNT |  |  | COUNT |  |  |  |  |
| 1 | 0 | COUNT |  |  | 0 | 0 | 0 |  |  |
| 0 | 1 | 0 | 0 | 0 | 0 | COUNT |  |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### 6.4.14674xx72 (AND-gated JK MS-SLV FF (pre, clr))

This device is equipped with an active-low pre and active-low clr. Therefore, the flip-flop begins accepting input from the JK input when the preset and clear are both high (hence AND-gated).

AND-gated JK flip-flop truth table:

| $\overline{\text { PRE }}$ | $\overline{\text { CLR }}$ | CLK | $\mathbf{J}$ | $\mathbf{K}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | $X$ | $X$ | $X$ | 1 | 0 |
| 1 | 0 | $X$ | $X$ | $X$ | 0 | 1 |
| 0 | 0 | $X$ | $X$ | $X$ | UNSTABLE |  |
| 1 | 1 | $\cdot$ | 0 | 0 | $Q 0$ | $\overline{Q 0}$ |
| 1 | 1 | $\cdot$ | 1 | 0 | 1 | 0 |
| 1 | 1 | $\cdot$ | 0 | 1 | 0 | 1 |
| 1 | 1 | $\cdot$ | 1 | 1 | Toggle |  |

$=\quad$ triggers on pulse (level sensitive)

### 6.4.14774xx73 (Dual JK FF (clr))

This device contains 2-independent JK flip-flops.
JK flip-flop truth table:

| $\overline{\text { CLR }}$ | CLK | $\mathbf{J}$ | $\mathbf{K}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | $\mathbf{X}$ | $\mathbf{X}$ | $\mathbf{X}$ | 0 | 1 |
| 1 | $\cdot$ | 0 | 0 | Hold |  |
| 1 | $\cdot$ | 1 | 0 | 1 | 0 |
| 1 | $\cdot$ | 0 | 1 | 0 | 1 |
| 1 | $\cdot$ | 1 | 1 | Toggle |  |
| . | $=$ | triggers on pulse (level sensitive) |  |  |  |

### 6.4.14874xx74 (Dual D-type FF (pre, clr))

This device is equipped with active-low preset and active-low clear inputs.

D-type positive-edge-triggered flip-flop truth table:

| $\overline{\text { PRE }}$ | $\overline{\text { CLR }}$ | CLK | $\mathbf{D}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | X | X | 1 | 0 |
| 1 | 0 | X | X | 0 | 1 |
| 0 | 0 | X | X | 1 | 1 |
| 1 | 1 | . | 1 | 1 | 0 |
| 1 | 1 | . | 0 | 0 | 1 |
| 1 | 1 | 0 | X | Hold |  |

$=$ positive edge-triggered

### 6.4.14974xx75 (4-bit Bistable Latches)

This device features complementary Q and $\overline{\mathrm{Q}}$ outputs from a 4-bit latch.
Bistable latch truth table:

| INPUTS |  | OUTPUTS |  |
| :--- | :--- | :--- | :--- |
| D | $\mathbf{C}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 0 |
| X | 0 | Q 0 | $\overline{\mathrm{Q} 0}$ |

### 6.4.15074xx76 (Dual JK FF (pre, clr))

This device contains two independent J-K flip-flops with individual J-K, clock, preset, and clear inputs.

JK flip-flop truth table:

| $\overline{\text { PRE }}$ | $\overline{\text { CLR }}$ | CLK | $\overline{\mathbf{J}}$ | $\mathbf{K}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | $\mathbf{X}$ | $\mathbf{X}$ | X | 1 | 0 |
| 1 | 0 | X | X | X | 0 | 1 |
| 0 | 0 | X | X | X | 1 | 1 |
| 1 | 1 | $\cdot$ | 0 | 0 | Hold |  |
| 1 | 1 | $\cdot$ | 1 | 0 | 1 | 0 |
| 1 | 1 | . | 0 | 1 | 0 | 1 |
| 1 | 1 | . | 1 | 1 | Toggle |  |

$=$ pulse triggered (level sensitive)

### 6.4.15174xx77 (4-bit Bistable Latches)

This 4-bit latch is available in a 14-pin flat package.
Bistable latch truth table:

| $\mathbf{D}$ | $\mathbf{C}$ | $\mathbf{L}$ | $\mathbf{H}$ |
| :--- | :--- | :--- | :--- |
| 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 |
| X | 0 | Hold |  |

### 6.4.15274xx78 (Dual JK FF (pre, com clk \& clr))

The 7478 contains two negative-edge triggered flip-flops with individual JK, individual preset, common clock and common clear inputs.

JK flip-flop truth table:

| PRESET | CLEAR | $\mathbf{J}$ | $\mathbf{K}$ | CLOCK | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 1 | $X$ | X | X | 1 | 0 |  |
| 1 | 0 | $X$ | X | X | 0 | 1 |  |
| 0 | 0 | $X$ | X | X | $1^{*}$ | $1^{*}$ | (unstable) |
| 1 | 1 | 0 | 0 | $\varnothing$ | (no change) |  |  |
| 1 | 1 | 0 | 1 | $Ø$ | 0 | 1 |  |
| 1 | 1 | 1 | 0 | $\varnothing$ | 1 | 0 |  |
| 1 | 1 | 1 | 1 | $\varnothing$ | (toggle) |  |  |
| 1 | 1 | $X$ | $X$ | 1 | (no change) |  |  |

* $=$ This configuration will not persist when preset and clear are inactive.
$\varnothing=$ Transition from high to low.


### 6.4.15374xx82 (2-bit Bin Full Adder)

This device performs the addition of two 2-bit binary numbers.
2-bit binary full adder truth table:

| INPUTS |  |  |  | OUTPUTS <br> WHEN CO = L |  |  | WHEN CO = H |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A1 | B1 | A2 | B2 | S1 | S2 | C2 | S1 | S2 | C2 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 0 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 |
| 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
| 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 |
| 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 1 | 1 |
| 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |

### 6.4.15474xx821 (10-Bit D-type Flip-Flop)

This device consists of ten D-type edge-triggered flipflops. This device has 3-STATE true outputs for bus systems organized in a broadside pinning. The buffered Clock (CP) and buffered Output Enable ( $\overline{\mathrm{OE}}$ ) are common to all flip-flops. The flip-flops will store the state of their individual Dinputs that meet the setup and hold times requirements on the LOW-toHIGH CP transition. With the $\overline{\mathrm{OE}}$ LOW the content of the flip-flops are available at the
outputs. When the $\overline{\mathrm{OE}}$ is HIGH , the outputs go to the high impedance state. Operation of the $\overline{\mathrm{OE}}$ input does not affect the state of the flip-flops.

| Inputs |  |  | Internal | Output | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | CP | D | $\bar{Q}$ | 0 |  |
| H | H | X | NC | Z | Hold |
| H | L | X | NC | Z | Hold |
| H | $\sim$ | L | H | Z | Load |
| H | $\sim$ | H | L | Z | Load |
| L | $\sim$ | L | H | L | Data Available |
| L | $\sim$ | H | L | H | Data Available |
| L | H | X | NC | NC | No Change in Data |
| L | L | X | NC | NC | No Change in Data |

$\mathrm{L}=$ LOW Voltage Level
$\mathrm{H}=$ HIGH Voltage Level
$\mathrm{X}=$ Immaterial
$\mathrm{Z}=$ High Impedance
$\sim=$ LOW-to-HIGH Transition
NC = No Change

### 6.4.15574xx823 (9-Bit D-type Flip-Flop)

This device consists of nine D-type edge-triggered flip-flops. It has 3-STATE true outputs and is organized in broadside pinning. The buffered Clock $(\mathrm{CP})$ and buffered Output Enable $(\overline{\mathrm{OE}})$ are common to all flip-flops. The flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH CP transition. With the OE LOW the contents of the flip-flops are available at the outputs. When the $\overline{\mathrm{OE}}$ is HIGH, the outputs go to the high impedance state. Operation of the $\overline{\mathrm{OE}}$ input does not affect the state of the flip-flops. In addition to the Clock and Output Enable pins, the 74F823 has Clear ( $\overline{\mathrm{CLR}}$ ) and Clock Enable $(\overline{\mathrm{EN}})$ pins. When the $\overline{\mathrm{CLR}}$ is LOW and the OE is LOW, the outputs are LOW. When $\overline{\mathrm{CLR}}$ is HIGH, data can be entered into the flip-flops. When $\overline{\mathrm{EN}}$ is LOW, data on the inputs is transferred to the outputs on the LOW-to-HIGH clock transition. When the $\overline{\mathrm{EN}}$ is

HIGH, the outputs do not change state regardless of the data or clock inputs transitions. This device is ideal for parity bus interfacing in high performance systems.

| Inputs | Internal | Output |  |
| :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}} \overline{\mathrm{CLR}} \overline{\mathrm{EN}}$ CP D | $\overline{\mathrm{Q}}$ | $\bigcirc$ | Functon |
| H $\quad$ H | NC | Z | Hold |
| H H L L X | NC | Z | Hold |
| H H H X X | NC | z | Hold |
| L H H X X | NC | NC | Hold |
| H L X X X | H | z | Clear |
| L L X $\quad \mathrm{X}$ | H | L | Clear |
| $\mathrm{H} \quad \mathrm{H}$ L $\sim \mathrm{H}$ | H | z | Load |
| H H L $\sim \mathrm{H}$ | L | Z | Load |
| L H L $\sim$ | H | L | Data Available |
| L H L $\sim \mathrm{H}$ | L | H | Data Available |
| L H L H X | NC | NC | No Change in Data |
| L H L L X | NC | NC | No Change in Data |
| $\begin{aligned} & \mathrm{L}=\text { LOW Voltage Level } \\ & \mathrm{H}=\mathrm{HIGH} \text { Voltage Level } \\ & X=\text { Immaterial } \end{aligned}$ |  |  |  |
|  |  |  |  |
| $\mathrm{Z}=$ High Impedance |  |  |  |
| $\sim=$ LOW-to-HIGH Transition |  |  |  |
| $\widehat{\sim}=$ LOW-to-HIGH Transition |  |  |  |

### 6.4.15674xx825 (8-Bit D-Type Flip-Flop)

This device consists of eight D-type edge-triggered flip-flops. This device has 3-STATE true outputs and is organized in broadside pinning. In addition to the clock and output enable pins, the buffered clock $(\mathrm{CP})$ and buffered Output Enable $(\overline{\mathrm{OE}})$ are common to all flip-flops. The flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH CP transition. With the $\overline{\mathrm{OE}}$ LOW the contents of the flipflops are available at the outputs. When the $\overline{\mathrm{OE}}$ is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affect the state of the flip-flops. The 74F825 has Clear ( $\overline{\mathrm{CLR}}$ ) and Clock Enable ( $\overline{\mathrm{EN}}$ ) pins. When the $\overline{\mathrm{CLR}}$ is LOW and the OE is LOW the outputs are LOW. When $\overline{\text { CLR }}$ is HIGH, data can be entered into the flip-flops. When $\overline{\text { EN }}$ is LOW, data on the inputs is transferred to the outputs on the LOW-to-HIGH clock transition.

When the $\overline{\mathrm{EN}}$ is HIGH the outputs do not change state, regardless of the data or clock input transitions.


### 6.4.15774xx827 (10-Bit Buffers/Line Drivers)

This device is a line driver designed to be employed as memory address drivers, clock drivers and bus-oriented transmitters/receivers which provide improved PC board density. The devices have 3-STATE outputs controlled by the Output Enable ( $\overline{\mathrm{OE}})$ pins. The outputs can sink 64 mA and source 15 mA . Input clamp diodes limit high-speed termination effects.

| Inputs |  | $\begin{gathered} \hline \text { Outputs } \\ \hline O_{n} \end{gathered}$ |  | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | $\mathrm{D}_{\mathrm{n}}$ |  |  |  |
|  |  | 74F827 | 74F828 |  |
| L | H | H | L | Transparent |
| L | L | L | H | Transparent |
| H | X | Z | Z | High Z |
| $=$ HIGH $=$ LOW <br> High |  |  |  |  |

### 6.4.15874xx828 (10-Bit Buffers/Line Drivers)

This device is a line driver designed to be employed as memory address drivers, clock drivers and bus-oriented transmitters/receivers which provide improved PC board density. The devices have 3-STATE outputs controlled by the Output Enable ( $\overline{\mathrm{OE}})$ pins. The outputs can sink 64 mA and source 15 mA . Input clamp diodes limit high-speed termination effects.

| Inputs |  | $\begin{gathered} \hline \text { Outputs } \\ \hline O_{n} \end{gathered}$ |  | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathrm{OE}}$ | $\mathrm{D}_{\mathrm{n}}$ |  |  |  |
|  |  | 74F827 | 74F828 |  |
| L | H | H | L | Transparent |
| L | L | L | H | Transparent |
| H | X | z | Z | High Z |
| $\begin{aligned} & =\text { HIGH } \\ & =\text { = OW } \\ & =H i g h ~ \\ & =\text { =mma } \end{aligned}$ |  |  |  |  |

### 6.4.15974xx83 (4-bit Bin Full Adder)

This device performs the addition of two 4-bit binary numbers. It features full internal lookahead across all four bits generating the carry term in ten nanoseconds typically.

### 6.4.16074xx85 (4-bit Mag COMP)

This 4-bit magnitude comparator performs comparison of straight binary and straight BCD (8-4-2-1) codes.
4-bit magnitude comparator truth table:

| COMPARING |  |  |  | CASCADING INPUTS |  |  | OUTPUTS |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3, B3 | A2, B2 | A1, B1 | A0, B0 | $A>B$ | $A<B$ | $A=B$ | $A>B$ | A<B | $A=B$ |
| A3>B3 | X | X | X | X | X | X | 1 | 0 | 0 |
| A3<B3 | X | X | X | X | X | X | 0 | 1 | 0 |
| A3 $=$ B3 | A2>B2 | $x$ | X | $x$ | X | X | 1 | 0 | 0 |
| A3 $=$ B3 | A2<B2 | X | X | X | X | X | 0 | 1 | 0 |
| A3 $=$ B3 | A2=B2 | A1>B1 | X | X | X | X | 1 | 0 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | A1<B1 | X | X | X | X | 0 | 1 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0>B 0$ | X | X | X | 1 | 0 | 0 |
| A3 $=$ B3 | A2 $=$ B2 | $\mathrm{A} 1=\mathrm{B} 1$ | A0<B0 | X | X | X | 0 | 1 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 1 | 0 | 0 | 1 | 0 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 0 | 1 | 0 | 0 | 1 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 0 | 0 | 1 | 0 | 0 | 1 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | X | X | 1 | 0 | 0 | 1 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 1 | 1 | 0 | 0 | 0 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | A1 $=$ B1 | $A 0=B 0$ | 0 | 0 | 0 | 1 | 1 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 0 | 1 | 1 | 0 | 1 | 1 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | A1 $=\mathrm{B} 1$ | $A 0=B 0$ | 1 | 0 | 1 | 1 | 0 | 1 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 1 | 1 | 1 | 1 | 1 | 1 |
| A3 $=$ B3 | A2=B2 | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 1 | 1 | 0 | 1 | 1 | 0 |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | 0 | 0 | 0 | 0 | 0 | 0 |

### 6.4.16174xx86 (Quad 2-In XOR)

Logic function:

$$
\mathrm{Y}=\overline{\mathrm{A}} \oplus \overline{\mathrm{~B}}
$$

EXCLUSIVE-OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 6.4.16274xx90 (Decade Counter)

The 7490 counts from 0 to 9 in binary. It contains four master-slave flip-flops and additional gating to provide a divide-by-two counter and a three-stage binary counter for which the count cycle length is divide-by-five.
Decade counter truth table:

| RESET INPUTS |  |  |  | OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| R0(1) | Ro(2) | R9(1) | R9(2) | Qd | Qc | Qb | Qa |
| 1 | 1 | 0 | X | 0 | 0 | 0 | 0 |
| 1 | 1 | X | 0 | 0 | 0 | 0 | 0 |
| X | X | 1 | 1 | 1 | 0 | 0 | 1 |
| X | 0 | X | 0 | CO |  |  |  |
| 0 | x | 0 | x | CO |  |  |  |
| 0 | X | X | 0 | COL |  |  |  |
| X | 0 | 0 | X | CO |  |  |  |

### 6.4.16374xx91 (8-bit Shift Reg)

This 8-bit shift register contains eight R-S master-slave flip-flops, input gating, and a clock driver.

Shift register truth table:


|  | PRESET <br> ENABLE | PRESET |  |  |  | CLK | SERIAL | OUTPUTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { CLR }}$ |  | A | B | c | D |  |  | QA | QB | QC | QD | QE |
| 0 | 0 | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 |
| 0 | X | 0 | 0 | 0 | 0 | x | x | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1 | 1 | X | X | 1 | 1 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | x | QAO | QB0 | QC0 | QDO | QEO |
| 1 | 1 | 1 | 0 | 1 | 0 | 0 | x | 1 | QB0 | 1 | QD0 | 1 |
| 1 | 0 | x | X | x | X | 0 | X | QAO | QB0 | QC0 | QDO | QEO |
| 1 | 0 | x | X | x | x | . | 1 | 1 | QAn | QBn | QCn | QDn |
| 1 | 0 | X | X | X | X | . | 0 | 0 | QAn | QBn | QCn | QDn |

- $\quad=\quad$ transition from low to high level

QA0, QB0, etc. $=$ the level of QA, QB, etc. respectively before the indicated steady state input conditions were established
QAn, QBn, etc. $=$ the level of QA, QB, etc. respectively before the most recent negative transition of the clock

### 6.4.16474xx92 (Divide-by-twelve Counter)

The 7492 counts from 0 to 11 in binary. It contains four master-slave flip-flops and additional gating to provide a divide-by-two counter and a three-stage binary counter for which the count cycle length is divide-by-six.
Counter truth table:

| RES | NPUTS | OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R01 | RO2 | Qd | Qc | Qb | Qa |
| 1 | 1 | 0 | 0 | 0 | 0 |
| 0 | X | Count |  |  |  |
| X | 0 | Count |  |  |  |

### 6.4.16574xx93 (4-bit Binary Counter)

The 7493 counts from 0 to 15 in binary. It contains four master-slave flip-flops and additional gating to provide a divide-by-two counter and a three-stage binary counter for which the count cycle length is divide-by-eight.

Binary counter truth table:

| RESET INPUTS | OUTPUT |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- |
| RO1 | RO2 | Qd | Qc | Qb | Qa |
| 1 | 1 | 0 | 0 | 0 | 0 |
| 0 | $X$ | Count |  |  |  |
| $X$ | 0 | Count |  |  |  |

## Chapter CMOS

 7
### 7.1 CMOS Overview



The complementary MOS (CMOS) logic family uses both P- and N-channel MOSFETS in the same circuit. CMOS is faster and consumes less power than the other MOS families.
CMOS ICs provide not only all of the same logic functions available in TTL, but also several special functions not provided by TTL.
The 74 C series is pin-compatible (pin configuration of the two ICs are the same) with and functionally equivalent to TTL devices with the same number. Many but not all functions that are available in TTL are also available in the 74 C series. It is possible then to replace some TTL circuits with an equivalent design.
The 74HC/HCT series is an improved version of the 74C series. It has a tenfold increase in switching speed compared to the 74LS devies and a higher output curre $t$ capability than that of the 74C. The 74HC?HCT ICs are pin-compatible with and functionally equivalent to TTL ICs with the same number. 74 HCT devices are electrically compatible with TTL, but devices from the 74 C series are not.

The 74AC/ACT series, often referred to as ACL, for advanced CMOS logic, is functionally equivalent to the various TTL series, but is not pin-compatible with TTL. 74AC devices are not electrically compatible with TTL; however, the 74ACT devices can be connected directly to TTL. The 74AC/ACT series has advantages over the HC series in the areas of noise immunity, propagation delay, and maximum clock speed. The device numbering for this series differs from TTL, 74 C and $74 \mathrm{HC} / \mathrm{HCT}$ numbering.

The 74AHC is the newest series of CMOS devices. The devices in this series are three times faster than and can replace the HC series devices.

### 7.1.1 Power-Supply Voltage

The $4000 / 14000$ series and 74 C series devices can operate with $\mathrm{V}_{D D}$ values ranging from 3 to 15 V . The $74 \mathrm{HC} / \mathrm{HCT}$ and $74 \mathrm{AC} / \mathrm{ACT}$ series operate over a range of supply voltages between 2 and 6 V .

### 7.1.2 Logic Voltage Levels

The input and ouput voltage levels are different for each CMOS series. The $\mathrm{V}_{O L}$ for the CMOS devices is close to 0 V and the $\mathrm{V}_{O N}$ is close to 5 V . The required input voltage levels are greater for CMOS than for TTL, except for the 74 ACT series. These series are designed to be electrically comparable with TTL, so they must accept the same input voltage levels as TTL.

### 7.1.3 Noise Margins

The CMOS devices have greater noise margins than TTL.

### 7.1.4 Power Dissipation

The power dissipation of a CMOS logic circuit is very low when the circuit is in a static state. The pwoer dissipation of a CMOS IC increases in proportion to the frequency at which the circuits are switching states.

### 7.2 4000 Series ICs

The 4000 component in the parts bin is a generic IC, or template. It has no pins or labels and cannot be wired into a circuit.
To use an IC, drag the template onto the circuit window. A list of available ICs for this family appears. Select the IC you want to include in your circuit. The correct graphic will appear containing labels and pins.

### 7.2.1 4000 (Dual 3-In NOR and INVERTER)



Logic function:

NOR gate truth table:

| $\mathbf{I}$ | $\mathbf{1 2}$ | $\mathbf{I 3}$ | $\mathbf{0 1}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 |

### 7.2.2 4001 (Quad 2-In NOR)



This device contains four independent 2-input NOR gates.
Logic function:

$$
O_{1}=\overline{I_{1}+I_{2}}
$$

NOR gate truth table:

| $\mathbf{1 1}$ | $\mathbf{1 2}$ | $\mathbf{0 1}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 0 |

### 7.2.3 4002 (Dual 4-In NOR)



This device contains four independent 4-input NOR gates.
Logic function:

$$
\begin{aligned}
& \mathrm{O}_{1}=\frac{\frac{I_{1}+I_{2}+I_{3}+I_{4}}{I_{5} I_{6}+I_{7}+I_{8}}}{\mathrm{O}_{2}}
\end{aligned}
$$

NOR gate truth table:

| $\mathbf{1 1}$ | $\mathbf{1 2}$ | $\mathbf{1 3}$ | $\mathbf{1 4}$ | $\mathbf{0 1}$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | 0 |
| X | 1 | X | X | 0 |
| X | X | 1 | X | 0 |
| X | X | X | 1 | 0 |
| 0 | 0 | 0 | 0 | 1 |

### 7.2.4 4007 (Dual Com Pair/Inv)

This device is a dual complementary pair and an inverter with access to each device. It has three n -channel and three p -channel enhancement mode MOS transistors.

### 7.2.5 4008 (4-bit Binary Full Adder)

This device is capable of adding two 4-bit binary numbers together.
Logic function:

```
S = CIN \oplusA\oplusB
C = AB+BCOUT+ACOUT
```

4-bit binary adder truth table:

| INPUTS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CIN | A1 | B1 | A2 | B2 | A3 | B3 | A4 | B4 | COUT |
| X | 1 | X | X | 1 | X | 1 | X | 1 | 1 |
| X | X | X | 1 | X | X | 1 | X | 1 | 1 |
| X | X | X | X | X | 1 | X | X | 1 | 1 |
| X | X | X | X | X | X | X | 1 | X | 1 |
| 1 | X | 1 | X | 1 | X | 1 | X | 1 | 1 |
| X | X | X | X | X | X | X | X | X | 0 |

### 7.2.6 4010 (Hex BUFFER)



This device contains six independent BUFFER gates.
Logic function:

$$
Y=\bar{A}
$$

BUFFER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 0 | 0 |
| 1 | 1 |

### 7.2.7 40106 (Hex INVERTER (Schmitt))



This device contains six independent INVERTER gates. Due the to the Schmitt-trigger action, this device is ideal for circuits that are susceptible to unwanted small signals, such as noise.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 0 | 1 |
| 1 | 0 |

### 7.2.8 4011 (Quad 2-In NAND)



This device contains four independent 2-input NAND gates.
Logic function:

$$
O_{1}=\overline{I_{1} I_{2}}
$$

NAND gate truth table:

| $\mathbf{1 1}$ | $\mathbf{1 2}$ | $\mathbf{0 1}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 7.2.9 4012 (Dual 4-In NAND)



This device contains four independent 4-input NAND gates.
Logic function:

$$
O_{1}=\overline{I_{1}+I_{2}+I_{3}+I_{4}}
$$

NAND gate truth table:

| INPUTS |  |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: |
| $\mathbf{I 1}$ | $\mathbf{1 2}$ | $\mathbf{1 3}$ | $\mathbf{1 4}$ | $\mathbf{0 1}$ |
| 1 | 1 | 1 | 1 | 0 |
| 0 | X | X | X | 1 |
| X | 0 | X | X | 1 |
| X | X | 0 | X | 1 |
| X | X | X | 0 | 1 |

### 7.2.10 4013 (Dual D-type FF (+edge))

| SD1 01 |  |  |
| :---: | :---: | :---: |
|  |  |  |
| 3 |  | 2 |
| 4 | - ${ }^{\text {CP1 }} \sim 01$ |  |
|  | co1 |  |

he 4013 device is a dual D-type flip-flop that features independent set direct $\left(\mathrm{S}_{\mathrm{D}}\right)$, clear irect $\left(\mathrm{C}_{\mathrm{D}}\right)$, clock inputs $(\mathrm{CP})$ and outputs $(\mathrm{O}, \overline{\mathrm{O}})$.

D-type positive edge-triggered flip-flop truth table:

| $\overline{\mathbf{S D}}$ | $\overline{\mathbf{C D}}$ | $\mathbf{C P}$ | $\mathbf{D}$ | $\mathbf{O}$ | $\overline{\mathbf{0}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | X | X | 1 | 0 |
| 0 | 1 | X | X | 0 | 1 |
| 1 | 1 | X | X | 1 | 1 |
| 0 | 0 | . | 0 | 0 | 1 |
| 0 | 0 | . | 1 | 1 | 0 |

- $=$ positive edge-triggered


### 7.2.11 4014 (8-bit Static Shift Reg)

| 6 | PO |  | 3 |
| :---: | :---: | :---: | :---: |
| 5 | P1 | 07 |  |
|  | P2 |  | 12 |
| 4 | P3 | 06 | 2 |
| 13 | P4 | 05 |  |
| 14 | P4 |  |  |
| 15 | P5 |  |  |
| 1 | P6 |  |  |
| 11 | P7 |  |  |
| 9 | DS |  |  |
| 10 | PE |  |  |
|  | PP |  |  |

The 4014 device is a fully synchronous edge-triggered 8-bit static shift register with eight synchronous parallel inputs ( $\mathrm{P}_{0}$ to $\mathrm{P}_{7}$ ), a synchronous serial data input ( $\mathrm{D}_{\mathrm{S}}$ ), a synchronous parallel enable input (PE), a LOW to HIGH edge-triggered clock input ( CP ) and buffered parallel outputs from the last three stages $\left(\mathrm{O}_{5}\right.$ to $\left.\mathrm{O}_{7}\right)$.
Following are two 8 -bit static shift register truth tables.

Serial Operation:
INPUTS

## OUTPUTS

| n | PE | DS | >CLK | PO | P1 | P2 | P3 | P4 | P5 | P6 | P7 | 05 | 06 | 07 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | D1 |  | X | X | X | X | X | X | X | X | X | X | X |
| 2 | 0 | D2 |  | X | X | X | X | x | x | X | X | X | X | X |
| 3 | 0 | D3 |  | X | X | X | x | X | x | X | X | X | X | X |
| 4 | 0 | D4 |  | X | X | X | X | x | x | X | X | X | X | X |
| 5 | 0 | D5 |  | X | X | X | x | x | x | X | X | X | X | X |
| 6 | 0 | D6 |  | X | X | X | X | X | X | X | X | D1 | X | X |
| 7 | 0 | D7 |  | X | X | X | X | X | x | X | X | D2 | D1 | X |
| 9 | 0 | D8 |  | X | X | X | x | X | x | X | X | D3 | D2 | D1 |
| 10 | 0 | D9 |  | x | x | x | x | x | x | x | x | D4 | D3 | D2 |
| X | X | X |  | X | X | X | X | X | X | X | X |  | cha |  |

Parallel Operation:
INPUTS
OUTPUTS

| PE | DS | >CLK | P0 | P1 | P2 | P3 | P4 | P5 | P6 | P7 | O5 | O6 | O7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X | $\cdot$ | X | X | X | X | X | X | X | X | P 5 | P 6 | $\mathrm{P7}$ |
| 1 | X | , | X | X | X | X | X | X | X | X | no change |  |  |

### 7.2.12 4015 (Dual 4-bit Static Shift Reg)

| 15 | DB | O0B | 13 |
| :---: | :---: | :---: | :---: |
|  |  |  | 12 |
| 1 | CPBMRB | 01B | 11 |
| 14 |  | 02B | 2 |
|  |  | 03B |  |

The 4015 device is a dual edge-triggered 4-bit static shift register (serial-to-parallel converter). Each shift register has a serial data input (D), a clock input (CP), four fully buffered parallel outputs $\left(\mathrm{O}_{0}\right.$ to $\left.\mathrm{O}_{3}\right)$ and an overriding asynchronous master reset input (MR).

Shift register truth table:

| $\mathbf{n}$ | $\mathbf{C P}$ | $\mathbf{D}$ | $\mathbf{M R}$ | O0 | O1 | O2 | O3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\cdot$ | D 1 | 0 | D 1 | X | X | X |
| 2 | $\cdot$ | D 2 | 0 | D 2 | D 1 | X | X |
| 3 | $\cdot$ | D 3 | 0 | D 3 | D 2 | D 1 | X |
| 4 | $\cdot$ | D 4 | 0 | D 4 | D 3 | D 2 | D 1 |
|  | , | X | 0 |  | no change |  |  |
|  | X | X | 1 | 0 | 0 | 0 | 0 |


| 1 | $=$ | HIGH state (the more positive voltage) |
| :---: | :---: | :---: |
| 0 | $=$ | LOW state (the less positive voltage) |
| X | $=$ | state is immaterial |
| $\cdot$ | $=$ | positive-going transition |
| , | $=$ | negative-going transition |
| Dn | $=$ | either HIGH or LOW |
| n | $=$ | number of clock pulse transitions |

### 7.2.13 40160 (4-bit Dec Counter)



The 40160 device is a fully synchronous edge-triggered 4-bit decade counter with a clock input (CP), an overriding asynchronous master reset ( $\overline{\mathrm{MR}}$ ), four parallel data inputs ( P 0 to P3), three synchronous mode control inputs (parallel enable ( $\overline{\mathrm{PE}}$ ), count enable parallel (CEP) and count enable trickle (CET)), buffered outputs from all four bit positions (O0 to O3) and a terminal count output (TC).

### 7.2.14 40161 (4-bit Bin Counter)



The 40161 device is a fully synchronous edge-triggered 4-bit binary counter with a clock input (CP), an overriding asynchronous master reset $(\overline{\mathrm{MR}})$, four parallel data inputs ( P 0 to P 3 ), three synchronous mode control inputs (parallel enable ( $\overline{\mathrm{PE}}$ ), count enable parallel (CEP) and count enable trickle (CET)), buffered outputs from all four bit positions (O0 to O3) and a terminal count output (TC).

### 7.2.15 40162 (4-bit Dec Counter)



The 40162 device is a fully synchronous edge-triggered 4-bit decade counter with a clock input (CP), four synchronous parallel data inputs (P0 to P3), four synchronous mode control inputs (parallel enable ( $\overline{\mathrm{PE}}$ ), count enable parallel (CEP) and count enable trickle (CET)), and synchronous reset ( $\overline{\mathrm{SR}}$ )), buffered outputs from all four bit positions ( O 0 to O3) and a terminal count output (TC).

### 7.2.16 40163 (4-bit Bin Counter)



The 40163 device is a fully synchronous edge-triggered 4-bit binary counter with a clock input (CP), four synchronous parallel data inputs (P0 to P3), four synchronous mode control inputs (parallel enable ( $\overline{\mathrm{PE}}$ ), count enable parallel (CEP) and count enable trickle (CET)), and synchronous reset ( $\overline{\mathrm{SR}}$ )), buffered outputs from all four bit positions ( O 0 to O3) and a terminal count output (TC).

### 7.2.17 4017 (5-stage Johnson Counter)

| 14 | CP $\quad 0$ | 3 |
| :---: | :---: | :---: |
|  |  | 2 |
| $\stackrel{13}{-0}$ |  | 4 |
|  |  | 7 |
|  |  | 10 |
|  | $\sim$ CPEN | 1 |
| 15 |  | 5 |
|  | Q6 | 6 |
|  | Q7 | 9 |
|  | MR Q8 | 11 |
|  | Q9 | 12 |
|  | cout |  |

The 4017 device is a 5 -stage Johnson decade counter with ten spike-free decoded active HIGH outputs ( $\mathrm{O}_{0}$ to $\mathrm{O}_{\mathrm{g}}$ ), an active LOW output from the most significant flip-flop ( $\overline{\mathrm{O}}_{5-9}$ ), active HIGH and active LOW clock inputs $\left(\mathrm{CP}_{0}, \overline{\mathrm{CP}}_{1}\right)$ and an overriding asynchronous master reset input (MR).

5-stage Johnson counter truth table:

| MR | CPO | CP1 | OPERATION |
| :---: | :---: | :---: | :---: |
| 1 | X | X | $\mathrm{O} 0=\mathrm{O} 5-9=\mathrm{H} ; \mathrm{O} 1$ to O9 $=\mathrm{L}$ |
| 0 | 1 | , | Counter advances |
| 0 | . | 0 | Counter advances |
| 0 | 0 | X | No change |
| 0 | X | 1 | No change |
| 0 | 1 | . | No change |
| 0 | , | 0 | No change |

$1=$ HIGH state (the more positive voltage)
$0=$ LOW state (the less positive voltage)
$X=$ state is immaterial
. = positive-going transition
, = negative-going transition
$\mathrm{n}=$ number of clock pulse transitions

### 7.2.18 40174 (Hex D-type Flip-flop)



The 40174 device is a hex edge-triggered D-type flip-flop with six data inputs (D0 to D5), a clock input (CP), an overriding asynchronous master reset input ( $\overline{\mathrm{MR}})$, and six buffered outputs ( O 0 to O 5 ).

Hex D-type flip-flop truth table:

| INPUTS |
| :--- |
| $\mathbf{C P}$ |
| $\mathbf{C P}$ |
|  |
|  |
|  |
|  |
|  |
| $X$ |

### 7.2.19 40175 (Quad D-type Flip-flop)



This device is a quadruple edge-triggered D-type flip-flop with four data inputs ( $\mathrm{D}_{0}$ to $\mathrm{D}_{3}$ ), a clock input (CP), an overriding asynchronous master rest input ( $\overline{\mathrm{MR}}$ ), four buffered outputs ( $\mathrm{O}_{0}$ to $\mathrm{O}_{3}$ ), and four complementary buffered outputs ( $\overline{\mathrm{O}}_{0}$ to $\overline{\mathrm{O}}_{3}$ ).

Quadruple D-type flip-flop truth table:

| INPUTS |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathbf{C P}$ | $\mathbf{D}$ | $\overline{\mathbf{M R}}$ | $\mathbf{0}$ | $\mathbf{0}$ |
|  | 1 | 1 | 1 | 0 |
|  | 0 | 1 | 0 | 1 |
|  | $\mathbf{X}$ | 1 | no change | no change |
| X | $\mathbf{X}$ | $\mathbf{0}$ | $\mathbf{0}$ | $\mathbf{1}$ |

$1=$ HIGH state (the more positive voltage)
$0=$ LOW state (the less positive voltage)
$\mathrm{X}=$ state is immaterial
= positive-going transition
$=\quad$ negative-going transition

### 7.2.20 4018 (5-stage Johnson Counter)

| 2 | P0 $\sim 00$ |  | 5 |
| :---: | :---: | :---: | :---: |
| 3 |  |  | 4 |
|  | P1 | $\sim 01$ |  |
| 7 |  |  | 6 |
| 9 | P2 | $\sim 02$ | 11 |
| 12 | P3 | $\sim 03$ | 13 |
| 1 |  | $\sim 04$ |  |
| 10 | D |  |  |
| 15 | PL |  |  |
| 14 | MR |  |  |
|  | $>\mathrm{CP}$ |  |  |

The 4018 device is a 5 -stage Johnson counter with a clock input (CP), a data input (D), an asynchronous parallel load input (PL), five parallel inputs (P0 to P4), five active LOW buffered outputs ( $\overline{\mathrm{O}} 0$ to $\overline{\mathrm{O}} 4$ ), and an overriding asynchronous master reset input ( $\overline{\mathrm{MR}}$ ).

5-stage Johnson counter truth table:

| Counter mode; <br> divide by | Connect D <br> input to | Remarks |
| :---: | :---: | :---: |
| 10 | $\overline{\overline{\mathrm{O} 4}}$ |  |
| 8 | $\overline{\mathrm{O} 3}$ | no external compo- <br> 6 |
| 4 | $\overline{\mathrm{O} 2}$ | $\overline{\overline{\mathrm{O} 1}}$ |
| 2 | $\overline{\mathrm{O} 0}$ |  |
| 9 | $\overline{\mathrm{O} 3} \cdot \overline{\mathrm{O} 4}$ |  |
| 7 | $\overline{\mathrm{O} 2} \cdot \overline{\mathrm{O} 3}$ | AND gate needed ned <br> counter skips all HIGH <br> states |
| 5 | $\overline{\mathrm{O} 1} \cdot \overline{\mathrm{O} 2}$ |  |
| 3 | $\overline{00} \cdot \overline{\mathrm{O} 1}$ |  |

### 7.2.21 4019 (Quad 2-In MUX)



The 4019 device provides four multiplexing circuits with common select inputs ( $\mathrm{S}_{\mathrm{A}}, \mathrm{S}_{\mathrm{B}}$ ); each circuit contains two inputs $\left(A_{n}, B_{n}\right)$ and one output $\left(O_{n}\right)$.

Multiplexer truth table:

| SELECT |  |  |  | INPUTS |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Sa | Sb | A0 | B0 | O0 |  |  |
| 0 | 0 | X | X | 0 |  |  |
| 1 | 0 | 0 | X | 0 |  |  |
| 1 | 0 | 1 | X | 1 |  |  |
| 0 | 1 | X | 0 | 0 |  |  |
| 0 | 1 | X | 1 | 1 |  |  |
| 1 | 1 | 1 | X | 1 |  |  |
| 1 | 1 | X | 1 | 1 |  |  |
| 1 | 1 | 0 | 0 | 0 |  |  |

### 7.2.22 40192 (4-bit Dec Counter)



The 40192 device is a 4-bit synchronous up/down decade counter with a count-up clock input (CPU), a count-down clock input (CPD), an asynchronous parallel load input ( $\overline{\mathrm{PL}}$ ), four parallel data inputs ( P 0 to P 3 ), an asynchronous master reset input (MR), four counter outputs (O0 to O3), an active LOW terminal count-up (carry) output ( $\overline{\mathrm{TC}}$ ) and an active LOW terminal count-down (borrow) output ( $\overline{\mathrm{TC}}$ ).

### 7.2.23 40193 (4-bit Bin Counter)

| 15 | PO | 00 | 3 |
| :---: | :---: | :---: | :---: |
|  |  |  | 2 |
| 10 | P1 | 01 | 6 |
| 9 |  | 02 | 7 |
|  | P3 | 03 |  |
| 11 | $\sim \mathrm{PL}$ | $\sim T C U$ | 12 |
| 5 |  |  | -13 |
| 4 |  | $\sim T C D$ | -13 |
| 14 | CPD |  |  |
|  | MR |  |  |

The 40193 device is a 4-bit synchronous up/down binary counter with a count-up clock input (CPU), a count-down clock input (CPD), an asynchronous parallel load input ( $\overline{\mathrm{PL}}$ ), four parallel data inputs ( P 0 to P3), an asynchronous master reset input (MR), four counter outputs ( O 0 to O3), an active LOW terminal count-up (carry) output ( $\overline{\mathrm{TCU}}$ ) and an active LOW terminal count-down (borrow) output ( $\overline{\mathrm{TCD}}$ ).

### 7.2.24 40194 (4-bit Shift Register)



The 40194 device is a 4-bit bidirectional shift register with two mode control inputs ( S 0 and S1), a clock input (CP), a serial data shift left input (DSL), a serial data shift right input (DSR), four parallel data inputs ( P 0 to P 3 ), an overriding asynchronous master reset input $(\overline{\mathrm{MR}})$, and four buffered parallel outputs ( O 0 to O 3 ).

### 7.2.25 40195 (4-bit Shift Register)



The 40195 device is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs ( P 0 to P 3 ), two synchronous serial data inputs ( $\mathrm{J}, \overline{\mathrm{K}}$ ), a synchronous parallel enable input $(\overline{\mathrm{PE}})$, buffered parallel outputs from all 4bit positions ( O 0 to O 3 ), a buffered inverted output from the last bit position $(\overline{\mathrm{O}} 3)$ and an overriding asynchronous master reset input ( $\overline{\mathrm{MR}}$ ).

### 7.2.26 4020 (14-stage Bin Counter)



The 4020 device is a 14 -stage binary ripple counter with a clock input $(\overline{\mathrm{CP}})$, an overriding asynchronous master reset input (MR) and twelve fully buffered outputs $\left(\mathrm{O}_{0}, \mathrm{O}_{3}\right.$ to $\left.\mathrm{O}_{13}\right)$.

### 7.2.27 4021 (8-bit Static Shift Register)



The 4021 device is an 8 -bit static shift register (parallel-to-serial converter) with a synchronous serial data input $\left(\mathrm{D}_{\mathrm{S}}\right)$, a clock input ( CP ), an asynchronous active HIGH parallel load input (PL), eight asynchronous parallel data inputs ( $\mathrm{P}_{0}$ to $\mathrm{P}_{7}$ ) and buffered parallel outputs from the last three stages $\left(\mathrm{O}_{5}\right.$ to $\left.\mathrm{O}_{7}\right)$.

### 7.2.28 4023 (Tri 3-In NAND)



This device contains three independent 3-input NAND gates.
Logic function:

$$
O=\overline{I_{1}+I_{2}+I_{3}}
$$

NAND gate truth table:

| $\mathbf{l}_{\mathbf{1}}$ | $\mathbf{l}_{\mathbf{2}}$ | $\mathbf{l}_{\mathbf{3}}$ | $\mathbf{O}_{\mathbf{1}}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 1 | 1 | 0 |

### 7.2.29 4024 (7-stage Binary Counter)

| $1$ |  |  | 12 |
| :---: | :---: | :---: | :---: |
|  | > $\sim \mathrm{CP}$ |  | 11 |
|  | MR | 01 | 9 |
| 2 |  | 02 |  |
|  |  | 03 | 6 |
|  |  |  | 5 |
|  |  | 04 | 4 |
|  |  | 05 | 3 |
|  |  | 06 |  |

The 4024 is a 7 -stage binary ripple counter. A high on MR (Master Reset) forces all counter stages and outputs low.
The 4024 counts from 0 to 15 in binary on every negative (high to low) transition of the clock pulse

7-stage counter truth table:
INPUTS OUTPUTS

| MR | CP | Qg | Qf | Qe | Qd | Qc | Qb | Qa |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X | 0 | 0 |  | 0 | 0 | 0 | 0 |
| 0 | , |  |  |  | Count |  |  |  |
| 0 | , |  |  |  | Count |  |  |  |

### 7.2.30 40240 (Octal Inv Buffer)



The 40240 device is an octal inverting buffer with 3-state outputs.

### 7.2.31 40244 (Octal Non-inv Buffer)



The 40244 device is an octal non-inverting buffer with 3 -state outputs.

### 7.2.32 40245 (Octal Bus Transceiver)



The 40245 device, an octal bus transmitter/receiver with 3-state outputs, is designed for 8-line asynchronous, 2-way data communication between data buses.

### 7.2.33 4025 (Tri 3-In NOR)



This device contains three independent 3-input NOR gates.

Logic function:

$$
O=\overline{I_{1}+I_{2}+I_{3}}
$$

NOR gate truth table:

| $\mathbf{l}_{\mathbf{1}}$ | $\mathbf{l}_{\mathbf{2}}$ | $\mathbf{l}_{\mathbf{3}}$ | $\mathbf{o}_{\mathbf{1}}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 |

### 7.2.34 4027 (Dual JK FF (+edge, pre, clr))



This device contains two independent JK flip-flops. They have separate preset and clear inputs.

JK flip-flop truth table:

| SD | $\mathbf{C D}$ | $\mathbf{C P}$ | $\mathbf{J}$ | $\mathbf{K}$ | $\mathbf{O n}$ | $\overline{\mathbf{O n}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 0 | $X$ | $X$ | $X$ | 1 | 0 |
| 0 | 1 | $X$ | $X$ | $X$ | 0 | 1 |
| 1 | 1 | $X$ | $X$ | $X$ | 1 | 1 |
| 0 | 0 | $\cdot$ | 0 | 0 | Hold |  |
| 0 | 0 | . | 1 | 0 | 1 | 0 |
| 0 | 0 | . | 0 | 1 | 0 | 1 |
| 0 | 0 | . | 1 | 1 | Toggle |  |

= triggers on POSITIVE pulse

### 7.2.35 4028 (1-of-10 Dec)

| 10 |  |  |  |
| :---: | :---: | :---: | :---: |
| 13 | AO | 00 | 14 |
| 12 | A1 | 01 |  |
| 11 | A2 | 02 | 2 |
|  | A3 | 03 | 15 |
|  |  | 04 | 1 |
|  |  | 05 | 6 |
|  |  | 06 | 7 |
|  |  | 07 | 4 |
|  |  | 07 | 9 |
|  |  | 08 | 5 |
|  |  | 09 |  |

The 4028 device is a 4-bit BCD to 1 -of-10 active HIGH decoder.

1-of-10 decoder truth table:

| BCD INPUTS |  |  |  | DECIMAL OUTPUTS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3 | A2 | A1 | A0 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 |
| 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| *Extraordinary states |  |  |  |  |  |  |  |  |  |  |  |  |  |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

### 7.2.36 4029 (4-bit Bin/BCD Dec Counter)



The 4029 is a synchronous edge-triggered up/down 4-bit binary/BCD decade counter with a clock input (CP), an active LOW count enable input ( $\overline{\mathrm{CE}}$ ), an up/down control input (UP/ $\overline{\mathrm{DN}}$ ), a binary/decade control input (BIN/( DEC ), an overriding asynchronous active HIGH parallel load input (PL), four parallel data inputs (P0 to P3), four parallel buffered outputs ( O 0 to O 3 ) and an active LOW terminal count output ( $\overline{\mathrm{TC}}$ ).

4-bit binary/BCD decade counter truth table:

| PL | BIN/ $\overline{\mathrm{DEC}}$ | $\mathbf{U P / \overline { \mathrm { DN } }}$ | $\overline{\mathbf{C E}}$ | $\mathbf{C P}$ | mode |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | X | parallel load (Pn $\rightarrow \quad$ On) |
| 0 | X | X | 1 | X | no change |
| 0 | 0 | 0 | 0 |  | count-down, decade |
| 0 | 0 | 1 | 0 |  | count-up, decade |
| 0 | 1 | 0 | 0 |  | count-down, binary |
| 0 | 1 | 1 | 0 |  | count-up, binary |

$1=$ HIGH state (the more positive voltage)
$0=$ LOW state (the less positive voltage)
$\mathrm{X}=$ state is immaterial
$=$ positive-going clock pulse edge

### 7.2.37 4030 (Quad 2-In XOR)



This device contains four independent 2-input EXCLUSIVE-OR gates.
Logic function:

$$
O=I_{1} \oplus I_{2}
$$

EXCLUSIVE-OR gate truth table:

| $\mathbf{I 1}$ | $\mathbf{1 2}$ | $\mathbf{0 1}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 7.2.38 4032 (Triple Serial Adder)

| $\begin{aligned} & 10 \\ & 11 \end{aligned}$ | A1 S1 | 9 |
| :---: | :---: | :---: |
|  |  |  |
| 7 | B1 |  |
| 13 | INVERT_1 | 4 |
| 12 | A2 S2 |  |
| 5 | B2 |  |
| 15 | INVERT_2 | 1 |
| 14 | A3 53 |  |
| 2 | B3 |  |
| 3 | INVERT_3 |  |

The 4032 triple serial adder has the clock and carry reset inputs common to all three adders. The carry is added on the positive-going clock transition for this device.

### 7.2.39 4035 (4-bit Shift Register)

| 9 | PO 00 |  | 1 |
| :---: | :---: | :---: | :---: |
| 10 |  |  | 15 |
| 11 | P1 | 01 | 14 |
| 12 | P2 | 02 | 13 |
| 4 | P3 | 03 |  |
| 3 | $J$ |  |  |
| 7 | $\sim K$ |  |  |
| 2 | PE |  |  |
| 6 | $\sim \mathrm{C} / \mathrm{T}$ |  |  |
| 5 | CP |  |  |
|  | MR |  |  |

The 4035 device is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs ( P 0 to P 3 ), two synchronous serial data inputs (J, $\overline{\mathrm{K}}$ ), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions ( O 0 to O 3 ), a true/complement input ( $\mathrm{T} / \overline{\mathrm{C}}$ ) and an overriding asynchronous master reset input (MR).

Following are two shift register truth tables.

Serial operation first stage:

| INPUTS |  |  |  | OUTPUT |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CP | $\mathbf{J}$ | $\overline{\mathbf{K}}$ | MR | $\mathbf{O}_{\mathbf{0}+\mathbf{1}}$ | MODE OF OPERATION |
|  | 1 | 1 | 0 | 1 | D flip-flop |
|  | 0 | 0 | 0 | 0 | D flip-flop |
|  | 1 | 0 | 0 | $\overline{\mathrm{O}}_{0}$ | toggle |
|  | 0 | 1 | 0 | $\mathrm{O}_{0}$ | no change |
| X | X | X | 1 | 0 | reset |

Parallel operation:

| CP | \| | INPUTS | OUTPUTS |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | P0 | P1 | P2 | P3 | O0 | O1 | O2 | O3 |
|  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
|  | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

$=$ positive-going transition
$1=$ HIGH state (the more positive voltage)
$0=$ LOW state (the less positive voltage)
$X=$ state is immaterial

### 7.2.40 40373 (Octal Trans Latch)



The 40373 device is an 8-bit transparent latch with 3-state buffered outputs.

### 7.2.41 40374 (Octal D-type Flip-flop)



The 40374 device is an octal D-type flip-flop with 3-state buffered outputs with a common clock input (CP). It used primarily as an 8-bit positive edge-triggered storage register for interfacing with a 3 -state bus.

### 7.2.42 4038 (Triple Serial Adder)

|  | A1 S1 | 9 |
| :---: | :---: | :---: |
|  |  |  |
| 7 | B1 |  |
| 13 | INVERT_1 | 4 |
| 12 | A2 ${ }^{\text {2 }}$ |  |
| 5 | B2 |  |
| 15 | INVERT_2 | 1 |
| 14 | A3 S3 |  |
| 2 | B3 |  |
| 3 | INVERT_3 |  |
| 6 | $>\mathrm{CP}$ |  |
|  | RESET |  |

The 4038 triple serial adder has the clock and carry reset inputs common to all three adders. The carry is added on the negative-going clock transition for this device.

### 7.2.43 4040 (12-stage Binary Counter)

|  | - |  | 9 |
| :---: | :---: | :---: | :---: |
|  | MR $\sim$ | 00 | 7 |
|  |  | 01 | 6 |
|  |  | 02 | 5 |
| 11 |  | 03 | 3 |
|  |  | 04 | 2 |
|  |  | 05 | 4 |
|  |  | 06 | 13 |
|  |  | 07 | 12 |
|  |  | 08 | 14 |
|  |  | 09 | 15 |
|  |  | 010 |  |
|  |  | 011 | 1 |

The 4040 device is a 12 -stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and twelve fully buffered outputs ( $\mathrm{O}_{0}$ to $\mathrm{O}_{11}$ ).
12-stage binary counter truth table:

| $\overline{\mathbf{C P}}$ | $\mathbf{M R}$ | $\mathbf{0 0 - 0 1 1}$ |
| :---: | :---: | :---: |
| , | 0 | Count |
| , | 1 | 0 |

### 7.2.44 4041 (Quad True/Complement BUFFER)



This device provides both inverted and non-inverted buffered outputs for each input. Logic function:

$$
\begin{aligned}
& \bar{O}=\bar{i} \\
& 0=1
\end{aligned}
$$

Buffer gate truth table:

| $\mathbf{I}$ | $\mathbf{0}$ | $\overline{\mathbf{O}}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 1 | 0 |

### 7.2.45 4042 (Quad D-latch)



This device contains four independent D-latches.
D-latch truth table:

| $\overline{\text { En }}$ | E1 | On |
| :---: | :---: | :---: |
| 0 | 0 | Dn |
| 0 | 1 | Latched |
| 1 | 0 | Latched |
| 1 | 1 | Dn |

### 7.2.46 4043 (Quad RS latch w/3-state Out)



This device contains four independent RS-latches with 3-state outputs. RS-latch truth table:

| EO | Sn | Rn | On |
| :---: | :---: | :---: | :---: |
| 0 | $X$ | $X$ | $Z$ |
| 1 | 0 | 1 | 0 |
| 1 | 1 | $X$ | 1 |
| 1 | 0 | 0 | Latched |

### 7.2.47 4044 (Quad RS latch w/3-state Out)

This device contains four independent RS-latches with 3-state outputs.

RS-latch truth table:

| EO | $\overline{\mathbf{S n}}$ | $\overline{\mathbf{R n}}$ | On |
| :---: | :---: | :---: | :---: |
| 0 | $X$ | $X$ | $Z$ |
| 1 | 0 | 1 | 1 |
| 1 | $X$ | 0 | 0 |
| 1 | 1 | 1 | Latched |

### 7.2.48 4049 (Hex INVERTER)



This device contains six independent INVERTER gates.
Logic function:

$$
0=i
$$

INVERTER gate truth table:

| $\mathbf{I 1}$ | $\mathbf{0 1}$ |
| :---: | :---: |
| 1 | 0 |
| 0 | 1 |

### 7.2.49 4050 (Hex BUFFER)



This device contains six independent BUFFER/non-inverting gates.
Logic function:

$$
Y=\bar{A}
$$

BUFFER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 0 | 0 |
| 1 | 1 |

### 7.2.50 4060 (14-Stage Binary Counter \& Osc)

The HEF4060B is a 14-stage ripple-carry binary counter/divider and oscillator with three oscillator terminals, ten buffered outputs and an overriding asynchronous master reset input. The oscillator configuration allows design of either RC or crystal oscillator circuits. The oscillator may be replaced by an external clock signal at input RS. The counter advances on the negative-going transition of RS. A HIGH level on MR resets the counter ( O 3 to O 9 and O 11 to $\mathrm{O} 13=$ LOW), independent of other input conditions. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

### 7.2.51 4066 (Quad Analog Switches)



The 4066 device has four independent bilateral analogue switches (transmission gates). Each switch has two input/output terminals (Y/Z) and an active HIGH enable input (E).
When the C input is high, the input/outputs A and B , will pass either digital or analog signals in either direction.

Analog switch truth table:

| C | A $\quad$ B |  |
| :---: | :---: | ---: |
| 0 | Z |  |
| 1 |  |  |

### 7.2.52 4068 (8-In NAND)



Logic function:
$O_{1}=\quad \overline{I_{0} I_{1} I_{2} I_{3} I_{4} I_{5} I_{6} I_{7}}$

NAND gate truth table:

| INPUTS I0 THROUGH I7 | $\mathbf{0 1}$ |
| :---: | :---: |
| All inputs 1 | 0 |
| One or more inputs | 1 |

### 7.2.53 4069 (Hex INVERTER)



This device contains six independent INVERTER gates.

Logic function:

$$
A=\bar{Y}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 0 | 1 |
| 1 | 0 |

### 7.2.54 4070 (Quad 2-In XOR)



This device contains four independent 2-input EXCLUSIVE-OR gates.
Logic function:

$$
Y=\bar{A} \oplus \bar{B}
$$

EXCLUSIVE-OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 7.2.55 4071 (Quad 2-In OR)



This device contains four independent 2-input OR gates.

Logic function:

$$
Y=\bar{A}+\bar{B}
$$

OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 1 |

### 7.2.56 4072 (Dual 4-In OR)



The 4072 device provides the positive dual 4-input OR function.
Logic function:

```
Y = A+B+C+D
```

4-input OR gate truth table:

| INPUTS |  |  |  | OUTPUT |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{Y}$ |  |
| 0 | 0 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | 1 | 1 |  |
| 0 | 0 | 1 | 0 | 1 |  |
| 0 | 0 | 1 | 1 | 1 |  |
| 0 | 1 | 0 | 0 | 1 |  |
| 0 | 1 | 0 | 1 | 1 |  |
| 0 | 1 | 1 | 0 | 1 |  |
| 0 | 1 | 1 | 1 | 1 |  |
| 1 | 0 | 0 | 0 | 1 |  |
| 1 | 0 | 0 | 1 | 1 |  |
| 1 | 0 | 1 | 0 | 1 |  |
| 1 | 0 | 1 | 1 | 1 |  |
| 1 | 1 | 0 | 0 | 1 |  |
| 1 | 1 | 0 | 1 | 1 |  |
| 1 | 1 | 1 | 0 | 1 |  |
| 1 | 1 | 1 | 1 | 1 |  |

### 7.2.57 4073 (Tri 3-In AND)



This device contains three independent 3-input AND gates.
Logic function:

$$
Y=A B C
$$

AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 1 |

### 7.2.58 4075 (Tri 3-In OR)



This device contains three independent 3-input OR gates.
Logic function:

$$
Y=A+B+C
$$

OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 1 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

### 7.2.59 4076 (Quad D-type Reg w/3-state Out)



The 4076 device is a quadruple edge-triggered D-type flip-flop with four data inputs ( $\mathrm{D}_{0}$ to $\left.\mathrm{D}_{3}\right)$, two active LOW data enable inputs ( $\overline{\mathrm{ED}}_{0}$ and $\left(\overline{\mathrm{ED}}_{1}\right)$, a common clock input (CP), four 3-state outputs ( $\mathrm{O}_{0}$ to $\mathrm{O}_{3}$ ), two active LOW output enable inputs $\left(\overline{\mathrm{EO}}_{0}\right.$ and $\left.\overline{\mathrm{EO}}_{1}\right)$, and an overriding asynchronous master reset input (MR).

D-type register truth table:

| INPUTS |  |  |  |  | OUTPUTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MR | CP | EDO | ED1 | Dn | On |
| 1 | $X$ | $X$ | $X$ | $X$ | 0 |
| 0 | . | 1 | $X$ | $X$ | NO CHANGE |
| 0 | . | $X$ | 1 | $X$ | NO CHANGE |
| 0 | . | 0 | 0 | 1 | 1 |
| 0 | . | 0 | 0 | 0 | 0 |
| 0 | , | $X$ | $X$ | $X$ | NO CHANGE |

### 7.2.60 4077 (Quad 2-In XNOR)



This device contains four independent 2-input EXCLUSIVE-NOR gates.

Logic function:

$$
\mathrm{O}=\overline{\mathrm{A}} \oplus \overline{\mathrm{~B}}
$$

EXCLUSIVE-NOR gate truth table:

| An | Bn | On |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

### 7.2.61 4078 (8-In NOR)



Logic function:

$$
0=\overline{1_{0}+l_{1}+l_{2}+l_{3}+l_{4}+l_{5}+l_{6}+l_{7}}
$$

8-input NOR gate simplified truth table:

If one or more inputs are high, the output is low.

|  | INPUTS |  |  |  |  |  | OUTPUT |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 0}$ | $\mathbf{1 1}$ | $\mathbf{1 2}$ | $\mathbf{1 3}$ | $\mathbf{1 4}$ | $\mathbf{1 5}$ | $\mathbf{1 6}$ | $\mathbf{1 7}$ | $\mathbf{0 1}$ |  |  |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  |  |
| 1 | X | X | X | X | X | X | X | 0 |  |  |
| X | 1 | X | X | X | X | X | X | 0 |  |  |
| X | X | 1 | X | X | X | X | X | 0 |  |  |
| X | X | X | 1 | X | X | X | X | 0 |  |  |
| X | X | X | X | 1 | X | X | X | 0 |  |  |
| X | X | X | X | X | 1 | X | X | 0 |  |  |
| X | X | X | X | X | X | 1 | X | 0 |  |  |
| X | X | X | X | X | X | X | 1 | 0 |  |  |

### 7.2.62 4081 (Quad 2-In AND)



This device contains four independent 2-input AND gates.
Logic function:

$$
\mathrm{Y}=\mathrm{AB}
$$

AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 1 |

### 7.2.63 4082 (Dual 4-In AND)



This device contains two independent 4-input AND gates.
All 4-inputs on each 4-input gate must be high to obtain a high at the output.

Logic function:

$$
Y=A B C D
$$

AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{C}$ | $\mathbf{D}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1 |

### 7.2.64 4085 (Dual 2-Wide 2-In AND-OR-INVERTER)



This device contains a combination of gates (AND, OR and INVERTER).
Logic function:

$$
\begin{aligned}
& \mathrm{O}_{\mathrm{A}}=\overline{\mathrm{A}_{0} \bullet \mathrm{~A}_{1}+\mathrm{A}_{2} \bullet \mathrm{~A}_{3}+\mathrm{A}_{4}} \\
& \mathrm{O}_{\mathrm{B}}=\overline{\mathrm{B}_{0} \bullet \mathrm{~B}_{1}+\mathrm{B}_{2} \bullet \mathrm{~B}_{3}+\mathrm{B}_{4}}
\end{aligned}
$$

Inverter gate truth table:

| INPUTS |  |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| A0 | A1 | A2 | A3 | A4 | OA |
| 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 0 | 1 | 1 | 0 |
| 0 | 0 | 1 | 0 | 0 | 1 |
| 0 | 0 | 1 | 0 | 1 | 0 |
| 0 | 0 | 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 1 | 0 | 1 |
| 0 | 1 | 0 | 1 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | L |
| 1 | 0 | 0 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 | 1 |
| 1 | 0 | 1 | 0 | 1 | 0 |
| 1 | 0 | 1 | 1 | 0 | 1 |
| 1 | 0 | 1 | 1 | 1 | 0 |
| 1 | 1 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 1 | 1 | 0 |
| 1 | 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 1 | 0 | 1 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1 | 0 |

### 7.2.65 4086 (4-Wide 2-In AND-OR-INVERTER)



This device contains a combination of gates (AND, OR and INVERTER).
Logic function:

$$
0=\quad \overline{I_{0} l_{1}+I_{2} I_{3}+l_{4} I_{5}+I_{6} I_{7}+I_{8}+I_{9}}
$$

Inverter gate truth table:

| OUTPUT |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{1 0}$ | $\mathbf{1 0}$ | $\mathbf{1 2}$ | $\mathbf{1 3}$ | $\mathbf{1 4}$ | $\mathbf{1 5}$ | $\mathbf{1 6}$ | $\mathbf{1 7}$ | $\mathbf{1 8}$ | $\sim \mathbf{1 9}$ | $\mathbf{0}$ |
| X | X | X | X | X | X | X | X | 1 | X | 0 |
| X | X | X | X | X | X | X | X | X | 0 | 0 |
| 1 | 1 | X | X | X | X | X | X | X | X | 0 |
| X | X | 1 | 1 | X | X | X | X | X | X | 0 |
| X | X | X | X | 1 | 1 | X | X | X | X | 0 |
| X | X | X | X | X | X | 1 | 1 | X | X | 0 |
| ANY OTHER COMBINATION OF INPUTS |  |  |  |  |  |  |  |  | 1 |  |

### 7.2.66 4093 (Quad 2-In NAND (Schmitt))



This device contains four independent 2-input NAND gates. Due the to the Schmitt-trigger action, this device is ideal for circuits that are susceptible to unwanted small signals, such as noise.

Logic function:
$\mathrm{O}=\overline{\mathrm{A} 1 \mathrm{~B} 2}$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 7.2.67 4094 (8-stage Serial Shift Register)



The 4094 device is an 8 -stage serial shift register having a storage latch associated with each stage for strobing data from the serial input to parallel buffered 3-state outputs O 0 to O 7 .

Shift register truth table:

|  | INPUTS |  |  | PARALLEL <br> OUTPUTS |  | SERIAL |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUTPUTS |  |  |  |  |  |  |  |

[^0]
### 7.2.68 4099 (8-bit Latch)



The 4099 device is an 8 -bit addressable latch. The input for this device is a unidirectional write only port.

### 7.2.69 4502 (Strobed hex INVERTER)



This device contains six independent INVERTER gates.

INVERTER gate truth table:

| Dn | $\overline{\mathbf{E}}$ | $\overline{\mathbf{E O}}$ | $\mathbf{O n}$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 |
| X | 1 | 0 | 0 |
| X | X | 1 | Z |

### 7.2.70 4503 (Tri-state hex BUFFER w/Strobe)

| 2 | D |  | 4 |
| :---: | :---: | :---: | :---: |
|  |  | 00 | 5 |
| 3 |  | 01 | 6 |
| 1 | $P C P$ | 02 | 7 |
|  | STR | 03 | 14 |
|  |  | 04 | 13 |
| 15 | EO | 05 | 12 |
|  |  | 06 | 11 |
|  |  | 07 | 9 |
|  |  | 0 S | 10 |
|  |  | 0S' |  |

Four of these six non-inverting buffers (I1 through I4) are enabled by a high on EN1 and the last two (I5 and I6) are enabled by a high on EN2.
Buffer gate truth table:

| $\mathbf{I}$ | $\mathbf{E N}$ | $\mathbf{O}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 1 | 0 | 1 |
| $\mathbf{X}$ | 1 | $Z$ |

```
Z = High impedance
X = Don't care
```


### 7.2.71 4508 (Dual 4-bit latch)



This device contains two independent 4-bit latches.

4-bit latch truth table:

|  | INPUTS |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MR | ST | EO | Dn | On |  |
| 0 | 1 | 0 | 1 | 1 |  |
| 0 | 1 | 0 | 0 | 0 |  |
| 0 | 0 | 0 | $X$ | LATCHED |  |
| 1 | X | 0 | X | 0 |  |
| X | X | 1 | X | Z |  |

### 7.2.72 4510 (BCD up/down Counter)



BCD up/down counter truth table:

| MR | $\overline{\text { PL }}$ | UP/DN | $\mathbf{C E}$ | $\mathbf{C P}$ | MODE |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | X | X | X | PARALLEL LOAD |
| 0 | 0 | X | 1 | X | NO CHANGE |
| 0 | 0 | 0 | 0 | $\cdot$ | COUNT DOWN |
| 0 | 0 | 1 | 0 | . | COUNT UP |
| 1 | X | X | X | X | RESET |

### 7.2.73 4511(BCD-to-seven segment latch/Dec)



The 4511 BCD (Binary-Coded Decimal)-to-seven-segment latch decoder translates a 4-bit BCD input into hexadecimal, and outputs high on the output pins corresponding to the hexadecimal representation of the BCD input. There are provisions for lamp testing and for blanking the outputs.

INPUTS OUTPUTS

| DISPLAY | $\overline{\mathbf{E L}}$ | $\overline{\mathbf{B I}}$ | $\overline{\mathbf{L T}}$ | $\mathbf{D}$ | $\mathbf{C}$ | $\mathbf{B}$ | $\mathbf{A}$ | $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{c}$ | $\mathbf{d}$ | $\mathbf{e}$ | $\mathbf{f}$ | $\mathbf{g}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathbf{8}$ | $\mathbf{X}$ | $\mathbf{X}$ | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
|  | $\mathbf{X}$ | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 2 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 3 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 4 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
| 5 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 6 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 |
| 7 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 8 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 9 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 |
|  | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 |
|  | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 |
|  | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 |
|  | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 |
|  | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
|  | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| $*$ | 1 | 1 | 1 | 0 | 0 | 0 | 0 |  |  |  | $*$ |  |  |  |

* Depends on BCD code applied during 0 to 1 transition of $\overline{\mathrm{EL}}$
$\overline{\mathrm{EL}}=$ active-low latch enable input
$\overline{\mathrm{BI}}=$ active-low ripple-blanking input
$\overline{\mathrm{LT}}=$ active-low lamp-test input


### 7.2.74 4512 (8-In MUX w/3-state Out)



This device is a 8 -input multiplexer with 3 -state outputs.

Multiplexer truth table:

INPUTS
OUTPUT
SELECT
DATA

| $\overline{\mathbf{E O}}$ | $\overline{\mathbf{E}}$ | $\mathbf{C}$ | $\mathbf{B}$ | $\mathbf{A}$ | $\mathbf{1 0}$ | $\mathbf{1 1}$ | $\mathbf{1 2}$ | $\mathbf{1 3}$ | $\mathbf{1 4}$ | $\mathbf{1 5}$ | $\mathbf{1 6}$ | $\mathbf{1 7}$ | $\mathbf{O}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | X | X | X | X | X | X | X | X | X | X | X | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | X | X | X | X | X | X | X | 0 |
| 0 | 0 | 0 | 0 | 0 | 1 | X | X | X | X | X | X | X | 1 |
| 0 | 0 | 0 | 0 | 1 | X | 0 | X | X | X | X | X | X | 0 |
| 0 | 0 | 0 | 0 | 1 | X | 1 | X | X | X | X | X | X | 1 |
| 0 | 0 | 0 | 1 | 0 | X | X | 0 | X | X | X | X | X | 0 |
| 0 | 0 | 0 | 1 | 0 | X | X | 1 | X | X | X | X | X | 1 |
| 0 | 0 | 0 | 1 | 1 | X | X | X | 0 | X | X | X | X | 0 |
| 0 | 0 | 0 | 1 | 1 | X | X | X | 1 | X | X | X | X | 1 |
| 0 | 0 | 1 | 0 | 0 | X | X | X | X | 0 | X | X | X | 0 |
| 0 | 0 | 1 | 0 | 0 | X | X | X | X | 1 | X | X | X | 1 |
| 0 | 0 | 1 | 0 | 1 | X | X | X | X | X | 0 | X | X | 0 |
| 0 | 0 | 1 | 0 | 1 | X | X | X | X | X | 1 | X | X | 1 |
| 0 | 0 | 1 | 1 | 0 | X | X | X | X | X | X | 0 | X | 0 |
| 0 | 0 | 1 | 1 | 0 | X | X | X | X | X | X | 1 | X | 1 |
| 0 | 0 | 1 | 1 | 1 | X | X | X | X | X | X | X | 0 | 0 |
| 0 | 0 | 1 | 1 | 1 | X | X | X | X | X | X | X | 1 | 1 |
| 1 | X | X | X | X | X | X | X | X | X | X | X | X | Z |

$\overline{\mathrm{EO}}=$ Output Enable (Active-low)
$\overline{\mathrm{E}}=$ Enable input (Active-low)
$\bar{Z}=$ High impedance

### 7.2.75 4514 (1-of-16 Dec/DEMUX w/Input latches)

| $\frac{2}{3}$ | AO | 00 |  |
| :---: | :---: | :---: | :---: |
|  |  |  | 9 |
| 21 | A1 | 01 | 10 |
| 22 | A2 | 02 | 8 |
|  | A3 | 03 | 7 |
| 1 |  | 04 | 6 |
| $\stackrel{23}{-9}$ | EL | 05 | 5 |
|  | $\sim$ E | 06 | 4 |
|  |  | 07 | 18 |
|  |  | 08 | 17 |
|  |  | 09 | 20 |
|  |  | 010 | 19 |
|  |  | 011 | 14 |
|  |  | 012 | 13 |
|  |  | 013 | , |
|  |  | 014 | 16 |
|  |  |  | 15 |
|  |  | 015 |  |

This device is a 1 -of-16 decoder/demultiplexer with input latches. The input latches allow for the user to hold a previous input with the enable input while the inputs change.

1-of-16 decoder/demultiplexer truth table:

INPUTS

| $\overline{\mathbf{E}}$ | A3 | A2 | A1 | A0 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 010 | 011 | 012 | 013 | 014 | 015 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |

### 7.2.76 4515 (1-of-16 Dec/DEMUX w/Input latches)



This device is a 1 -of-16 decoder/demultiplexer with input latches. The input latches allow for the user to hold a previous input with the enable input while the inputs change.

1-of-16 decoder/demultiplexer truth table:
INPUTS
OUTPUTS

| $\overline{\mathrm{E}}$ | A3 | A2 | A1 | A0 | 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 |  |  |  |  |  | 015 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | X | X | X | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 |  | 1 | 1 | 1 | 1 | 1 | , | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |

### 7.2.77 4516 (Binary up/down Counter)



This binary up/down counter counts from 0000 to 1111 in binary ( 0 to 15 in decimal).

Binary up/down counter truth table:

| MR | $\overline{\text { PL }}$ |  | $\overline{\text { UP/DN }}$ | CE | CP |
| :---: | :---: | :---: | :---: | :---: | :---: |$|$ MODE

### 7.2.78 4518 (Dual BCD Counter)

| 1 | CPOA | O0A | 3 |
| :---: | :---: | :---: | :---: |
|  |  |  | 4 |
|  |  | 01A | 5 |
| 7 F | $\sim$ CP1A | 02A | 6 |
|  | MRA | 03A |  |

The 4518 device is a dual 4-bit internally synchronous BCD counter.

BCD counter truth table:

| $\overline{\text { CP0 }}$ | CP1 | MR | MODE |
| :---: | :---: | :---: | :---: |
| $\cdot$ | 1 | 0 | COUNTER |
| 0 | , | 0 | ADVANCES <br> COUNTER |
|  | $\cdot$ |  | ADVANCES |
| , | $x$ | 0 | NO CHANGE |
| $x$ | $\cdot$ | 0 | NO CHANGE |
| $\cdot$ | 0 | 0 | NO CHANGE |
| 1 | , | 0 | NO CHANGE |
| $x$ | $x$ | 1 | OO TO O3 = LOW |

### 7.2.79 4519 (Quad Multiplexer)



The 4519 device provides four multiplexing circuits with common select inputs (SA, SB). Each circuit contains two inputs (An, Bn) and one output (On).

### 7.2.80 4520 (Dual Binary Counter)



The 4520 device is a dual 4-bit internally synchronous binary counter.

Binary counter truth table:

| $\overline{\text { CP0 }}$ | CP1 | MR | MODE |
| :---: | :---: | :---: | :---: |
| $\dot{c}$ | 1 | 0 | COUNTER ADVANCES |
| 0 | $\dot{x}$ | 0 | COUNTER ADVANCES |
| $\dot{x}$ | $x$ | 0 | NO CHANGE |
| $x$ | $\cdot$ | 0 | NO CHANGE |
| $\cdot$ | 0 | 0 | NO CHANGE |
| 1 | $\dot{x}$ | 0 | NO CHANGE |
| $x$ | $x$ | 1 | OO TO O3 = LOW |

### 7.2.81 4522 (4-bit BCD Down Counter)

| 1 | CPOA 01A | 3 |
| :---: | :---: | :---: |
|  |  | 4 |
|  | CP0A 01A | 5 |
| ${ }_{7} \mathrm{O}$ | $\sim$ CP1A O2A | 6 |
|  | MRA 03A |  |

The 4522 device is a synchronous programmable 4-bit BCD down counter with an active HIGH and an active LOW clock input (CP0, CP1), an asynchronous parallel load input (PL), four parallel inputs ( P 0 to P 3 ), a cascade feedback input (CF), four buffered parallel outputs (O0 to O3), a terminal count output (TC) and an overriding asynchronous master reset input (MR).

### 7.2.82 4526 (4-bit Bin Down Counter)



The 4526 device is a synchronous programmable 4-bit binary down counter with an active HIGH and an active LOW clock input (CP0, $\overline{\mathrm{CP}} 1$ ), an asynchronous parallel load input (PL), four parallel inputs ( P 0 to P 3 ), a cascade feedback input (CF), four buffered parallel outputs ( O 0 to O 3 ), a terminal count output (TC) and an overriding asynchronous master reset input (MR).

### 7.2.83 4531 (13-input Checker/Generator)



The 4531 device is a parity checker/generator with 13 parity inputs (I0 to I12) and a parity output (O).

Truth table:

$1=$ HIGH state (the more positive voltage)
$0=$ LOW state (the less positive voltage)

### 7.2.84 4532 (8-bit Priority Enc)



This device is an 8 -bit priority encoder.

Priority encoder truth table:

| E1 | INPUTS |  |  |  |  |  |  |  | UTS |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | GS | 02 | 01 | 00 | EO |
| 0 | X | X | X | X | X | X | X | X | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1 | 1 | X | X | X | X | X | X | X | 1 | 1 | 1 | 1 | 0 |
| 1 | 0 | 1 | X | x | X | X | X | X | 1 | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 1 | X | X | X | X | X | 1 | 1 | 0 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 | X | x | x | X | 1 | 1 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 1 | X | X | X | 1 | 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | X | X | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | X |  | 0 | 0 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |

### 7.2.85 4539 (Dual 4-input Multiplexer)

| 11 | 10 | 9 |
| :---: | :---: | :---: |
| 12 | 1100 | 7 |
| 13 | 1201 | 6 |
| 1 | $13 \quad 02$ |  |
| 2 | 14 | 14 |
| 3 | 15 O | 15 |
| 4 | 16 Lout |  |
| 5 | 17 |  |
|  | EIN |  |

The 4539 device is a dual 4-input multiplexer with common select logic. Each multiplexer has four multiplexer inputs (I0 to I3), an active LOW enable input ( $\overline{\mathrm{E}}$ ) and a multiplexer output (O).

### 7.2.86 4543 (BCD-to-seven segment latch/dec/driver)



The 4543 device is a BCD to 7 -segment latch/decoder/driver for liquid crystal and LED displays. It has four address inputs (DA to DD), an active HIGH latch disable input (LD), an active HIGH blanking input (BI), an active HIGH phase input ( PH ) and seven buffered segment outputs ( Oa to Og ).

7-segment latch/decoder/driver truth table:

| INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  | DISPLAY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LD | BI | PH * | DD | DC | DB | DA | Oa | Ob | Oc | Od | Oe | Of | Og |  |
| X | 1 | 0 | X | X | X | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLANK |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 |
| 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 |
| 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 4 |
| 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 |
| 1 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 6 |
| 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 7 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 9 |
| 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLANK |
| 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLANK |
| 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLANK |
| 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLANK |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLANK |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLANK |
| 0 | 0 | 0 | X | X | X | X |  |  |  | * |  |  |  |  |
| as |  | 1 | as above |  |  |  | inverse as above |  |  |  |  |  |  | as above |

$1=$ HIGH state (the more positive voltage)
$0=$ LOW state (the less positive voltage)
$X=$ state is immaterial

* For liquid crystal displays, apply a square-wave to PH.

For common cathode LED displays, select PH = LOW.
For common anode LED displays, select PH = HIGH.
** Depends upon the BCD-code previously applied when LD = HIGH

### 7.2.87 4544 (BCD-to-seven segment latch/dec)

| 5 | A OA |  |
| :---: | :---: | :---: |
| 3 |  |  |
|  | B OB | 12 |
| 2 | B OB | 13 |
| 4 | C OC | 14 |
| 1 | D 00 | 15 |
| 7 | LD OE | 17 |
| 6 | BI | 16 |
| 10 | PH OG | 8 |

The 4544 BCD (Binary-Coded Decimal) -to-seven segment latch/decoder/driver is designed for use with liquid crystal readouts. It is constructed with complementary MOS (CMOS) enhancement mode devices. The circuit provides the functions of a 4-bit storage latch and an 8421 BCD-to-seven segment decoder and driver.

7-segment latch/decoder/driver truth table:


### 7.2.88 4555 (Dual 1-of-4 Dec/DEMUX)



The 4555 device is a dual 1 -of-4 decoder/demultiplexer. Each has two address inputs (A0 and A1), an active LOW enable input ( $\overline{\mathrm{E}}$ ) and four mutually exclusive outputs that are active HIGH (O0 to O3).

Decoder/demultiplexer truth table:

| INPUTS |  |  |  |  | OUTPUTS |  |  |  |
| ---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{E}}$ | $\mathbf{A 0}$ | $\mathbf{A 1}$ | $\overline{\mathbf{0 0}}$ | $\overline{\mathbf{0 1}}$ | $\overline{\mathbf{0 2}}$ | $\overline{\mathbf{0 3}}$ |  |  |
| 0 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 |  |  |
| 0 | 0 | 1 | 0 | 0 | 1 | 0 |  |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 1 |  |  |
| 1 | X | X | 0 | 0 | 0 | 0 |  |  |
| 1 | $=$ | HIGH state (the more positive voltage) |  |  |  |  |  |  |
| 0 | $=$ | LOW state (the less positive voltage) |  |  |  |  |  |  |
| $\mathbf{X}$ | $=$ state is immaterial |  |  |  |  |  |  |  |

### 7.2.89 4556 (Dual 1-of-4 Dec/DEMUX)

| $\frac{2}{3}$ |  |  |
| :---: | :---: | :---: |
|  | AOA | $\sim 00 \mathrm{~A}$ |
|  | A1A | $\sim 01 \mathrm{~A}$ |
| 1 |  | $\sim 02 \mathrm{~A}$ |
| -0 | $\sim$ EA | $\sim 03 \mathrm{~A}$ |

This device contains two independent 1-of-4 decoders/demultiplexers.

Decoders/demultiplexer truth table:

| INPUTS |  |  |  | OUTPUTS |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{E}}$ | $\mathbf{A 0}$ | $\mathbf{A 1}$ | $\overline{\mathbf{0 0}}$ | $\overline{\mathbf{0 1}}$ | $\overline{\mathbf{0 2}}$ | $\overline{\mathbf{0 3}}$ |  |
| 0 | 0 | 0 | 0 | 1 | 1 | 1 |  |
| 0 | 1 | 0 | 1 | 0 | 1 | 1 |  |
| 0 | 0 | 1 | 1 | 1 | 0 | 1 |  |
| 0 | 1 | 1 | 1 | 1 | 1 | 0 |  |
| 1 | X | X | 1 | 1 | 1 | 1 |  |

### 7.2.90 4585 (4-bit Comparator)

|  | $\begin{aligned} & \mathrm{AO} \\ & \mathrm{BO} \end{aligned}$ | $\begin{aligned} & A=B \\ & A=B \end{aligned}$ | 13 |
| :---: | :---: | :---: | :---: |
| 11 |  |  | 3 |
| 7 |  |  | 12 |
| 9 | B1 | $A \leqslant B$ |  |
| 2 | A1 |  |  |
| 1 | A2 |  |  |
| 15 | B2 |  |  |
| 14 | A3 |  |  |
| 4 | B3 |  |  |
| 6 | $A>B$ |  |  |
| 5 | A-B |  |  |
|  | $A<B$ |  |  |

The 4585 device is a 4-bit magnitude comparator that compares two 4-bit words (A and B), whether they are "less than", "equal to", or "greater than". Each word has four parallel inputs (A0 to A3 and B0 to B3).

4-bit comparator truth table:

| COMPARING INPUTS |  |  |  |  | CASCADING <br> INPUTS |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3, B3 | A2, B2 | A1, B1 | A0, B0 | IA $>\mathbf{B}$ | IA $<\mathbf{B}$ | IA $=\mathbf{B}$ | OA $>\mathbf{B}$ OA $<\mathbf{B}$ OA $=\mathbf{B}$ |  |  |
| $\mathrm{A}_{3}>\mathrm{B}_{3}$ | X | X | X | 1 | X | X | 1 | 0 | 0 |
| $\mathrm{~A}_{3}<\mathrm{B}_{3}$ | X | X | X | X | X | X | 0 | 1 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}>\mathrm{B}_{2}$ | X | X | 1 | X | X | 1 | 0 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}<\mathrm{B}_{2}$ | X | X | X | X | X | 0 | 1 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}>\mathrm{B}_{1}$ | X | 1 | X | X | 1 | 0 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}<\mathrm{B}_{1}$ | X | X | X | X | 0 | 1 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}=\mathrm{B}_{1}$ | $\mathrm{~A}_{0}>\mathrm{B}_{0}$ | 1 | X | X | 1 | 0 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}=\mathrm{B}_{1}$ | $\mathrm{~A}_{0}<\mathrm{B}_{0}$ | X | X | X | 0 | 1 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}=\mathrm{B}_{1}$ | $\mathrm{~A}_{0}=\mathrm{B}_{0}$ | X | 0 | 1 | 0 | 0 | 1 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}=\mathrm{B}_{1}$ | $\mathrm{~A}_{0}=\mathrm{B}_{0}$ | 1 | 0 | 0 | 1 | 0 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}=\mathrm{B}_{1}$ | $\mathrm{~A}_{0}=\mathrm{B}_{0}$ | X | 1 | 0 | 0 | 1 | 0 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}=\mathrm{B}_{1}$ | $\mathrm{~A}_{0}=\mathrm{B}_{0}$ | X | 1 | 1 | 0 | 1 | 1 |
| $\mathrm{~A}_{3}=\mathrm{B}_{3}$ | $\mathrm{~A}_{2}=\mathrm{B}_{2}$ | $\mathrm{~A}_{1}=\mathrm{B}_{1}$ | $\mathrm{~A}_{0}=\mathrm{B}_{0}$ | 0 | 0 | 0 | 0 | 0 | 0 |

[^1]
### 7.3 Tiny Logic

Tiny Logic is a line of single function digital CMOS chips which are intended for applications which require only a single gate to complete a design.

### 7.3.1 NC7S00

This device contains a single 2-input NAND gate.
Logic function:

```
Y}=\overline{\textrm{AB}
```

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 7.3.2 NC7S02

This device contains a single 2-input NOR gate.
Logic function:

$$
Y=\overline{A+B}
$$

NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 0 |

### 7.3.3 NC7SO4

This device contains a single inverter.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 1 | 0 |
| 0 | 1 |

### 7.3.4 NC7S08

This device contains a single 2-input AND gate.
Logic function:

$$
Y=A B
$$

AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 1 |

### 7.3.5 NC7S32

This device contains a single 2-input OR gate.
Logic function:

$$
Y=A+B
$$

OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 1 |

### 7.3.6 NC7S86

This device contains a single 2-input exclusive-OR gate.
Exclusive-OR gate truth table:

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 7.3.7 NC7ST00

This device contains a single 2-input NAND gate.
Logic function:

$$
Y=\overline{\mathrm{AB}}
$$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 7.3.8 NC7ST02

This device contains a single 2-input NOR gate.
Logic function:

$$
Y=\overline{A+B}
$$

NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 0 |

### 7.3.9 NC7ST04

This device contains a single inverter.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 1 | 0 |
| 0 | 1 |

### 7.3.10 NC7ST08

This device contains a single 2-input AND gate.
Logic function:

$$
Y=A B
$$

AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 1 |

### 7.3.11 NC7ST32

This device contains a single 2-input OR gate.
Logic function:

$$
Y=A+B
$$

OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 1 |

### 7.3.12 NC7ST86

This device contains a single 2-input exclusive-OR gate.
Exclusive-OR gate truth table:

| INPUTS |  | OUTPUT |
| :---: | :---: | :---: |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 7.3.13 NC7SU04

This device contains a single unbuffered inverter.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 1 | 0 |
| 0 | 1 |

### 7.3.14 NC7SZ00

This device contains a single UHS (ultra high-speed) 2-input NAND gate.
Logic function:

$$
Y=\overline{A B}
$$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 7.3.15 NC7SZ02

This device contains a single UHS (ultra high-speed) 2-input NOR gate.
Logic function:

$$
Y=\overline{A+B}
$$

NOR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 0 |

### 7.3.16 NC7SZ04

This device contains a single UHS (ultra high-speed) inverter.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 1 | 0 |
| 0 | 1 |

### 7.3.17 NC7SZ05

This device contains a single UHS (ultra high-speed) inverter with open drain output.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 1 | 0 |
| 0 | 1 |

### 7.3.18 NC7SZ08

This device contains a single UHS (ultra high-speed) 2-input AND gate.
Logic function:

$$
Y=A B
$$

AND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 1 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 1 | 1 |

### 7.3.19 NC7SZ125

This device contains a single UHS (ultra high-speed) buffer with 3-state output. BUFFER gate truth table:

| $\overline{\mathbf{A}}$ | $\mathbf{Y}$ |
| :---: | :---: |
| $\overline{0}$ | 0 |
| $\overline{1}$ | 1 |

### 7.3.20 NC7SZ126

This device contains a single UHS (ultra high-speed) buffer with 3-state output. BUFFER gate truth table:

| $\overline{\mathbf{A}}$ | $\mathbf{Y}$ |
| :---: | :---: |
| $\overline{0}$ | 0 |
| $\overline{1}$ | 1 |

### 7.3.21 NC7SZ32

This device contains a single UHS (ultra high-speed) 2-input OR gate.
Logic function:

$$
Y=A+B
$$

OR gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 0 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 1 |

### 7.3.22 NC7SZ38

This device contains a single UHS (ultra high-speed) 2-input NAND gate with open drain output.
Logic function:

$$
Y=\overline{\mathrm{AB}}
$$

NAND gate truth table:

| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 1 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 1 | 0 |

### 7.3.23 NC7SZ86

This device contains a single UHS (ultra high-speed) 2-input exclusive-OR gate.
Exclusive-OR gate truth table:

| INPUTS | OUTPUT |  |
| :--- | :--- | :--- |
| A | B | $\mathbf{Y}$ |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

### 7.3.24 NC7SZU04

This device contains a single UHS (ultra high-speed) unbuffered inverter.
Logic function:

$$
Y=\bar{A}
$$

INVERTER gate truth table:

| $\mathbf{A}$ | $\mathbf{Y}$ |
| :---: | :---: |
| 1 | 0 |
| 0 | 1 |

## Chapter <br> Misc. Digital Components

### 8.1 TIL Components

A number of TIL components are included in Multisim, including:

- "AND Gate" on page 8-1
- "OR Gate" on page 8-2
- "NOT Gate" on page 8-3
- "NOR Gate" on page 8-3
- "NAND Gate" on page 8-4
- "XOR Gate (Exclusive OR)" on page 8-4
- "XNOR Gate (Exclusive NOR)" on page 8-5
- "Tristate Buffer" on page 8-6
- "Buffer" on page 8-6
- "Schmitt Trigger" on page 8-7
- "Digital Pulldown" on page 8-8
- "Digital Pull-up" on page 8-8
- "Digital State Machine" on page 8-8
- "Parity Generator/Checker" on page 8-9
- "Quad 2-to-1 Data Sel/MUX" on page 8-9
- "Digital Frequency Divider" on page 8-9


### 8.1.1 AND Gate



This component has a high output only when all inputs are high.

AND gate truth table:

| $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

Boolean Expression:

$$
\begin{aligned}
& y=a * b \\
& y=a \& b
\end{aligned}
$$

### 8.1.2 OR Gate

## A-

This component has a high output when at least one input is high.
OR gate truth table:

| $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 1 |

Boolean Expression:

$$
\begin{aligned}
& y=a+b \\
& y=a \mid b
\end{aligned}
$$

### 8.1.3 NOT Gate



This component inverts, or complements, the input signal. If the input is high, the output is low, and vice versa.

NOT gate truth table:


Boolean Expression:

$$
\begin{aligned}
& y=a^{\prime} \\
& y=\bar{a}
\end{aligned}
$$

### 8.1.4 NOR Gate



This component is a NOT OR, or an inverted OR gate. Its output is high only when all the inputs are low. Using a NOR gate is the same as having a NOT gate at the output of an OR gate.
NOR gate truth table:

| $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 0 |

Boolean Expression:

$$
\begin{aligned}
& y=(a+b)^{\prime} \\
& y=\overline{a+b}
\end{aligned}
$$

### 8.1.5 NAND Gate



This component is a NOT AND, or inverted AND, gate. Its output is low only when all inputs are high. Using a NAND gate is the same as having a NOT gate at the output of an AND gate.

NAND gate truth table:

| $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{y}$ |
| :---: | :---: | :---: |
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

Boolean Expression:

$$
\begin{aligned}
& y=(a * b)^{\prime} \\
& y=\overline{a * b}
\end{aligned}
$$

### 8.1.6 XOR Gate (Exclusive OR)



This component has a high output when an odd number of inputs ( $1,3,5$, etc.) is high. An even number of high inputs generates a low output.

XOR gate truth table:

| $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

Boolean Expression:

$$
\begin{aligned}
& y=a \oplus b \\
& y=a^{\prime} b^{\prime}+a b^{\prime}
\end{aligned}
$$

### 8.1.7 XNOR Gate (Exclusive NOR)



This component has a high output when an even number of inputs ( $2,4,6$, etc.) is high. An odd number of high inputs generates a low output.

XNOR gate truth table:

| $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{y}$ |
| :--- | :--- | :--- |
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

Boolean Expression:

$$
\begin{aligned}
& y=\overline{a \oplus b} \\
& y=\left(a^{\prime} b+a b^{\prime}\right)^{\prime}
\end{aligned}
$$

### 8.1.8 Tristate Buffer



This component is a non-inverting buffer with a three-state output. It has a greater fan-out and offers a high-current source and sink capability for driving high-current loads. The buffer has an active-high enable input.
If the device is not "enabled", then the buffer output goes into a high-impedance (Z) state. In this state, the output pin is effectively disconnected from the rest of the circuit. Thus, the buffer is useful for circuits where outputs from different digital devices meet at the same node.

Truth table:

| input | enable <br> input | output |
| :--- | :--- | :--- |
| 1 | 1 | 1 |
| 0 | 1 | 0 |
| $X$ | 0 | $Z$ |

where Z is a high-impedance state
Note When using a tristate buffer use the Models tab of the Circuit/Component Properties dialog box. Select the LS-BUF or LS-OC-BUF (OC = Open-collector) model if the buffer is being used as a TTL device. Select HC-BUF or HC-OD-BUF if the tristate buffer is being used as a CMOS device. Otherwise, by default, the tristate buffer will behave as a regular digital device without any high-current capabilities.

### 8.1.9 Buffer



This component is a non-inverting buffer. It has a greater fan-out and offers a high-current source and sink capability for driving high-current loads.

Truth table:

| input | output |
| :--- | :--- |
| 1 | 1 |
| 0 | 0 |

Note When using a buffer, set it up using the Models tab of the Circuit/Component Properties dialog box. Select the LS-BUF or LS-OC-BUF model if the buffer is being used as a TTL device. Select HC-BUF or HC-OD-BUF if the buffer is being used as a CMOS device. Otherwise, by default, the buffer will behave as a regular digital device without any high-current capabilities.

### 8.1.10 Schmitt Trigger



This component is a type of comparator with hystereses that produces uniform-amplitude output pulses from a random-amplitude input signal. It has applications in pulse systems, for example, converting a sine wave into a square wave.
Characteristic Operation:
The Schmitt trigger outputs:

0 if the voltage is rising and $V_{i n}>V_{+g}{ }^{+}$
1 if the voltage is falling and $V_{i n}<V_{+g}{ }^{-}$
where

$$
\begin{array}{ll}
\mathrm{V}_{+\mathrm{g}^{+}}=1.6 \mathrm{~V}\left(V_{i h}\right) \\
\mathrm{V}_{+\mathrm{g}^{-}}=0.9 \mathrm{~V}\left(V_{i j}\right)
\end{array}
$$

### 8.1.11 Digital Pulldown



A digital pull-down resistor emulates the behavior of an analog resistance value tied to a low voltage level.

### 8.1.12 Digital Pull-up

\author{
\} ${ }^{\text {DIGITAL_PuLLuP }}$

}

A digital pull-up resistor emulates the behavior of an analog resistance value tied to a high voltage level.

### 8.1.13 Digital State Machine



The digital state machine's model can be configured to act as most types of counter or clocked combinational logic blocks. Use this device to replace large digital schematics.

### 8.1.14 Parity Generator/Checker

This 9-bit (8 data bits plus 1 parity bit) parity generator/checker features odd/even outputs and control inputs to facilitate operation in either odd- or even-parity applications.
Parity generator/checker truth table:
INPUTS OUTPUTS

| S OF H's AT A THRU H | EVEN |  | S <br> EVEN | S ODD |
| :---: | :---: | :---: | :---: | :---: |
| Even | 1 | 0 | 1 | 0 |
| Odd | 1 | 0 | 0 | 1 |
| Even | 0 | 1 | 0 | 1 |
| Odd | 0 | 1 | 1 | 0 |
| x | 1 | 1 | 0 | 0 |
| X | 0 | 0 | 1 | 1 |

### 8.1.15 Quad 2-to-1 Data Sel/MUX

This device contains inverters and drivers to supply full on-chip data selection to the four output gates. It presents inverted data to minimize propagation delay time.
A 4-bit word is selected from one of two sources and is routed to the four outputs.
Data selector/multiplexer truth table:

| STROBE | SELECT |  |  | OUTPUT |
| :--- | :--- | :--- | :--- | :--- |
| $\overline{\mathbf{G}}$ | $\overline{\mathbf{A}} / \mathbf{B}$ | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| 1 | $X$ | $X$ | $X$ | 1 |
| 0 | 0 | 0 | $X$ | 1 |
| 0 | 0 | 1 | $X$ | 0 |
| 0 | 1 | $X$ | 0 | 1 |
| 0 | 1 | $X$ | 1 | 0 |

### 8.1.16 Digital Frequency Divider

This device is a programmable step-down divider which accepts an arbitrary divisor, a dutycycle term and an initial count value. The generated output is synchronized to the rising edges of the input signal. Rise and fall delay on the outputs are independently specifiable.

### 8.2 VHDL

The components in the VHDL family are digital components in VHDL. The models were obtained from the Free Model Foundation (http://www.fmf.org). The source for these components is installed by default in the vhdllfmfparts subdirectory of the Multisim directory. In that sudirectory, the VHDL description files named with the form 'STDxx', for example, model the equivalent component in the TTL ' 74 xx ' series (e.g.: STD00.vhd is the VHDL description for the 7400).

ECL10016.VHD: 4-Bit Synchronous Binary Up Counter
ECL10102.VHD: 2-input NOR and 2-input OR/NOR
ECL10104.VHD: 2-input AND and 2-input AND/NAND
ECL10124.VHD: TTL-to-ECL Translator
ECL10131.VHD: Dual D Flip-Flop with Set, Reset and Clock Enable
ECL10141.VHD: 4-Bit Universal Shift Register
IF75155.VHD: RS-232 Driver/Receiver
IF75172.VHD: Quad Differential Line Drivers
IF75173.VHD: Quad Differential Line Receivers
IF75179.VHD: Differential Driver/Receiver Pair
IF75188.VHD: RS-232 Quad Line Driver
IF75189.VHD: RS-232 Line Receiver
STD00.VHD: 2-input positve-NAND gate
STD01.VHD: 2-input positve-NAND gate with open-collector output
STD02.VHD: 2-input positve-NOR gate
STD03.VHD: 2-input positve-NAND gate with open-collector output
STD04.VHD: Inverter
STD05.VHD: Inverter
STD06.VHD: Inverter with open collector output
STD07.VHD: Buffer/Driver with Open Collector Outputs
STD08.VHD: 2-input positve-AND gate
STD10.VHD: 3-input NAND gate
STD109.VHD: Positive-Edge Triggered J-K Flip-Flop
STD11.VHD: 3-input positve-AND gate
STD125.VHD: Line driver with 3-state output
STD132.VHD: 2-input positve-NAND gate

STD138.VHD: 3 to 8 decoder
STD139.VHD: 2 to 4 decoder
STD14.VHD: Inverter
STD157.VHD: 2:1 Mux with enable
STD16260.VHD: Multiplexed D Latch with 3-State Outputs
STD16500.VHD: Universal Bus Transceiver
STD16501.VHD: Universal Bus Transceiver
STD16601.VHD: Universal Bus Transceiver
STD240.VHD: Inverting line driver with 3-state output
STD244.VHD: Line driver with 3-state output
STD245.VHD: 8-bit TTL Transceiver
STD257.VHD: 2:1 Mux with 3-state output
STD258.VHD: 2:1 Mux with 3-state inverting output
STD26.VHD: 2-input positve-NAND gate with open-collector output
STD273.VHD: D Flip-Flop with Clear
STD32.VHD: 2-input positve-OR gate
STD373.VHD: Transparent Latch
STD374.VHD: Positive-Edge Triggered Flip-Flop
STD377.VHD: Octal D-Type Flip-Flop with Enable (8-Bit Hold Register)
STD38.VHD: Quadruple 2-input positve-NAND buffers
STD521.VHD: 8-Bit Identity Comparator
STD533.VHD: D Latch with 3-State Outputs
STD541.VHD: Driver with 3-state output
STD543.VHD: Latched Transceiver
STD544.VHD: Inverting Latched Transceiver
STD574.VHD: Positive-Edge Triggered Flip-Flop
STD640.VHD: Bidirectional Bus Transceiver
STD652.VHD: Registered Bus Transceiver with 3-State Output
STD74.VHD: Positive-Edge Triggered Flip-Flop
STD821.VHD: Bus Interface Flip-Flop with 3-State Output
STD823.VHD: Bus Interface Flip-Flop with 3-State Output
STD825.VHD: Buffer with 3-state output

STD827.VHD: Buffer with 3-state output
STD832.VHD: 2-input positve-OR gate
STD86.VHD: 2-input exclusive-OR gate
STD869.VHD: Synchronous 8-Bit Up/Down Counter
STD952.VHD: Registered Transceiver with 3-State Output
STDH244.VHD: Line driver with 3-state output and bus hold
STDH245.VHD: TTL Transceiver with bus hold
STDH374.VHD: Positive-Edge Triggered Flip-Flop with bus hold
STDH543.VHD: Latched Transceiver with bus hold
STDH652.VHD: Reg Bus Transceiver with 3-State Output and Bus Hold
STDH952.VHD: Registered Transceiver with 3-State Output and bus hold SY69167.VHD: 64 X 18 FIFO

### 8.3 Memory

A number of EPROM and RAM memory devices are included in Multisim. In addition to the components that contain footprint and model information (for simulation), there are several that include only the footprint, for PCB layout.

### 8.4 Line Receiver

Line receivers are devices which are used in applications such as a bridge between analog signal and digital signals such as RS232 interfaces, or long signal runs over cables. The line receivers are placed at the receiving end of the application before the digital circuits.

### 8.5 Line Driver

Line drivers are devices which are used in applications such as a bridge between analog signal and digital signals such as RS232 interfaces, or long signal runs over cables. The line drivers are placed at the transmitting end of the application after the digital circuits.

### 8.6 Line Transceiver

Line transceivers are devices, which are used in applications such as a bridge between analog signal and digital signals such as RS232 interfaces, or long signal runs over cables. The line transceivers are placed between the digital circuits.

### 8.7 CPLDs



A number of CPLDs (Complex Programmable Logic Devices) are included that have symbols for layout purposes. These also have footprint, but no model information.

### 8.8 DSP Devices



A number of DSPs (Digital Signal Processors) are included that have symbols for layout purposes. These also have footprint, but no model information.

### 8.9 FPGA Devices



A number of FPGAs (Field Programmable Gate Arrays) are included that have symbols for layout purposes. These also have footprint, but no model information.

### 8.10 Microcontrollers



A number of microcontrollers are included that have symbols for layout purposes. These also have footprint, but no model information.

### 8.11 Programmable Logic Devices



A number of PLDs (Programmable Logic Devices) are included that have symbols for layout purposes. These also have footprint, but no model information.

### 8.12 Microprocessors



A number of microprocessors are included that have symbols for layout purposes. These also have footprint, but no model information.

## Chapter 9 <br> Mixed Components

### 9.1 ADC DAC



An ADC is a special type of encoder that converts the input analog voltage to an equivalent output digital word.

### 9.1.1 Characteristic Equation

The $V_{i n}$ input is the analog voltage input. The voltage at $V_{r e f+}$ and $V_{\text {ref }}$ pins set up the full-scale voltage. The full-scale voltage is given by:

$$
V_{f s}=V_{r e f+}-V_{r e f}-
$$

To start the conversion, the SOC pin should be driven high. This pulls the EOC pin low, signifying that a conversion is taking place. The conversion takes $1 \mu \mathrm{~S}$ to complete and the EOC pin is pulled high when it is completed. The output digital data is now available at pins

D0 through D7. These are tri-stated outputs pins which may be enabled by pulling the OE pin high.
The output at the end of the conversion process is the digital equivalent of the analog input voltage. The discrete value corresponding to the quantized level of input voltage is given by:

$$
\frac{\text { input voltage } * 256}{V_{f s}}
$$

Note that the output described by this formula is not a continuous function of input voltage. The discrete value is then encoded into the binary digital form at pins D0 through D7. The binary output is thus given by:

$$
\text { BIN }\left[\frac{\text { input voltage } * 256}{V_{f s}}\right]
$$

### 9.2 Analog Switch



This switch is a resistor that varies logarithmically between specified values of a controlling input voltage. Note that the input is not internally limited. Therefore, if the controlling signal exceeds the specified Coff or Con values, the resistance may become excessively large or small.

The voltage controlled switch has a function similar to that performed by a mechanical On/ Off switch except that the On/Off conditions are selected by a control voltage.
When the control voltage is below a selected value, the switch is off and the input and output signals are disconnected.

When the control voltage is above the selected value, the switch is on and the input and output signals are connected.

### 9.3 Timer



The 555 timer is an IC chip that is commonly used as an astable multivibrator, a monostable multivibrator or a voltage-controlled oscillator. The 555 timer consists basically of two comparators, a resistive voltage divider, a flip-flop and a discharge transistor. It is a two-state device whose output voltage level can be either high or low. The state of the output can be controlled by proper input signals and time-delay elements connected externally to the 555 timer.

### 9.3.1 Model

The resistive voltage divider is used to set the voltage comparator levels. All three resistors are of equal value. The upper comparator has a reference voltage of $2 / 3 \mathrm{~V}_{\mathrm{cc}}$ and the lower comparator has a reference of $1 / 3 \mathrm{~V}_{\mathrm{cc}}$. The comparator's output controls the state of the flipflop and hence the output. When the trigger voltage goes below $1 / 3 \mathrm{~V}_{\mathrm{cc}}$, the output of the lower comparator goes high, and the flip-flop sets. The output thus jumps to a high level. The threshold input is normally connected to an external RC timing network. When the external voltage exceeds $2 / 3 \mathrm{~V}_{\mathrm{cc}}$, the upper comparator's output goes high and resets the flip-flop, which in turn switches the output back to the low level. When the device output is low, the discharge transistor, Q , is turned on and provides a path for the discharge of the external timing capacitor.
This basic operation allows the timer to be configured with external components as an oscillator, a monoshot or a time-delay element.

### 9.4 Mono Stable

This component produces an output pulse of a fixed duration in response to an "edge" trigger at its input. The length of the output pulse is controlled by the timing RC circuit connected to the monostable multivibrator.

### 9.4.1 Model

A monostable multivibrator has two digital inputs: A1 and A2. The multivibrator can be triggered by a positive edge of digital signal at A1 or a negative edge at A2. Once triggered, it ignores further inputs.
An RC combination connected to RT/CT and CT pins controls the duration of the pulse produced by the monostable at Q . A complementary output is produced at W .
$>$ To operate the monostable, the following connections may be used:

- Connect a series resistor (R) and capacitor (C) to the CT input.
- Connect the junction of the R and C to the RT/CT.
- Connect $V_{C C}$ to a voltage source.

The output Q will give a pulse of duration $0.0693 * \mathrm{R} * \mathrm{C}$ when either a positive clock edge is given to A 1 or a negative edge is given to A 2 .
The threshold voltage (at which triggering starts) can be changed by modifying the model.

### 9.5 Phase-Locked Loop



This component models the behavior of a phase-locked loop circuit, which is a circuit that contains an oscillator whose output phase and frequency are steered to keep it synchronized with an input reference signal.

A phase-locked loop circuit is composed of three functional blocks: a phase detector, a lowpass filter and a voltage-controlled oscillator (VCO). The phase detector behaves as an analog multiplier. It outputs a DC voltage which is a function of the phase difference between the
input reference signal and the VCO output signal. The output of the phase detector is input to the low-pass filter, which removes the high-frequency noise and outputs a DC voltage. The VCO converts the DC voltage into its corresponding frequency signal.

### 9.5.1 Characteristic Equation

The phase detector is modeled by:

$$
\begin{aligned}
V_{d} & =K_{d} * \sin \left(\varphi_{i}-\varphi_{o}\right) \\
\varphi & =2 \pi * \int f(t) d t
\end{aligned}
$$

The low-pass filter is modeled by a simple passive RC low-pass filter, that is, a resistor and a capacitor, where R is 3.6 kohm, and:

$$
C=\frac{1}{2 \pi * f_{p} * R}
$$

The voltage-controlled oscillator (VCO) is modeled by:

$$
\begin{aligned}
& f_{o}(t)=f_{c}+K_{o} * V_{c}(t) \\
& \varphi_{o}=2 \pi * \int f_{o}(t) d t
\end{aligned}
$$

where

$$
\begin{aligned}
\mathrm{f}_{\mathrm{i}} & =\text { input frequency } \\
\mathrm{f}_{\mathrm{p}} & =\text { low-pass filter pole location } \\
\mathrm{f}_{0} & =\text { VCO output frequency } \\
\mathrm{f}_{\mathrm{c}} & =\text { VCO free-running frequency } \\
\mathrm{V}_{\mathrm{d}} & =\text { phase detector output DC voltage } \\
\mathrm{V}_{0} & =\text { VCO output voltage } \\
\mathrm{K}_{0} & =\text { VCO conversion gain } \\
\mathrm{K}_{\mathrm{d}} & =\text { phase detector conversion gain } \\
\varphi_{i} & =\text { input signal phase } \\
\varphi_{0} & =\text { VCO output phase }
\end{aligned}
$$

### 9.5.2 Phase-Locked Loop Parameters and Defaults

| Symbol | Parameter name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $K d$ | Phase detector conversion gain | 0.25 | $\mathrm{~V} / \mathrm{rad}$ |
| $K o$ | VCO conversion gain | 500 | kHz <br> V |
| $f c$ | VCO free-running frequency | 250 | kHz |
| $f p$ | Low-pass filter cut-off frequency | 25 | kHz |
| Vom | VCO output amplitude | 1.0 | V |
| -- | PLL Input Offset | 0 | V |
| -- | PD Input Offset | 0 | V |
| -- | VCO Output Offset | 0 | V |

### 9.6 Multivibrators

### 9.6.1 CD4538BC

The CD4538 is a dual, precision monostable multivibrator with independent trigger and reset controls. The device is retriggerable and resettable, and the control inputs are internally latched. Two trigger inputs are provided to allow either rising or falling edge triggering. The reset inputs are active LOW and prevent triggering while active. The pulse duration and accuracy are determined by external components $\mathrm{R}_{\mathrm{X}}$ and $\mathrm{C}_{\mathrm{X}}$. The device does not allow the timing capacitor to discharge through the timing pin on power-down condition. For this
reason，no external protection resistor is required in series with the timing pin．Input protection from static discharge is provided on all pins．

| Inputs |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | Q | $\overline{\text { Q }}$ |
| L | X | X | L | H |
| X | H | X | L | H |
| X | X | L | L | H |
| H | L | $\downarrow$ | ת | 工 |
| H | $\uparrow$ | H | $\Omega$ | エ |

$\mathrm{H}=\mathrm{HIGH}$ Level
L＝LOW Level
$\uparrow=$ Transition from LOW－to－HIGH
$\downarrow=$ Transition from HIGH－to－LOW
$\Omega=$ One HIGH Level Pulse
$\boldsymbol{\sim}=$ One LOW Level Pulse
X＝Irrelevant

## 9．6．2 SN74121N

This multivibrator has dual negative－triggered inputs and a single positive－transition－triggered input which can be used as an inhibit input．Complementary output pulses are provided．

| INPUTS |  |  | OUTPUTS |  |
| :---: | :---: | :---: | :---: | :---: |
| A1 | A2 | B | 0 | あ |
| L | x | H | L | H |
| x | L | H | L $\dagger$ |  |
| x | x | L | ${ }^{\text {t }}$ |  |
| H | H | x | ${ }^{\circ}{ }^{\dagger}$ | $\mathrm{H}^{\dagger}$ |
| H | 1 | H | に |  |
| 1 | H | H | 凡 | T |
| b | 1 | H | $\Omega$ | 7 |
| L | x | $\dagger$ | $\checkmark$ | －5 |
| x | L | $\dagger$ | $\Omega$ | － |

### 9.6.3 SN74123

This DC triggered multivibrator has output pulse duration control by three methods. The basic pulse time is programmed by selection of external resistance and capacitance values. Enough Schmitt hysteresis is provided to ensure jitter-free triggering from the B input with transition rates as slow as 0.1 mV per nanosecond.

### 9.6.4 SN74130N

This DC triggered multivibrator has output pulse duration control by three methods. The basic pulse time is programmed by selection of external resistance and capacitance values.

### 9.7 Frequency Divider

This is an Asynchronous Binary Counter Based Frequency Divider. The amplitude of the square wave output can be defined by the user via the dialog box. This device is ideal for use with the virtual PLL in frequency synthesis applications.

## Chapter

### 10.1 Voltmeter

### 0.000

The voltmeter offers advantages over the multimeter for measuring voltage in a circuit. You can use an unlimited number of voltmeters in a circuit and rotate their terminals to suit your layout.

### 10.1.1 Resistance (1.0 $\Omega$ - 999.99 T $\Omega$ )

The voltmeter is preset to a very high resistance ( $1 \mathrm{M} \Omega(+)$ ) which generally has no effect on a circuit. If you are testing a circuit that itself has very high resistance, you may want to increase the voltmeter's resistance to get a more accurate reading. (However, using a voltmeter with very high resistance in a low-resistance circuit may result in a mathematical round-off error.)

### 10.1.2 Mode (DC or AC)

The voltmeter can measure DC or AC voltage. In DC mode, any AC component of the signal is eliminated so that only the DC component of the signal is measured. In AC mode, any DC component is eliminated so that only the AC component is measured. When set to AC, the voltmeter displays the root-mean-square (RMS) value of the signal.

### 10.1.3 Connecting a Voltmeter

Connect the voltmeter in parallel with the load, attaching the probes to connectors on either side of the load you want to measure. When a circuit is activated and its behavior is simulated, the voltmeter displays the voltage across the test points. (The voltmeter may also display interim voltages before the final steady-state voltage is reached.)
Note If a voltmeter is moved after the circuit has been simulated, activate the circuit again to get a reading.

### 10.2 Ammeter

### 0.000

The ammeter offers advantages over the multimeter for measuring current in a circuit. You can use an unlimited number of ammeters in a circuit and rotate their terminals to suit your layout.

### 10.2.1 Resistance (1.0 p $\Omega-999.99 \Omega$ )

The ammeter's resistance is preset to $1 \mathrm{~m} \Omega$, which presents little resistance to a circuit. If you are testing a circuit that has low resistance, you can lower the ammeter's resistance even further to get a more precise measurement. (However, using an ammeter with very low resistance in a high-resistance circuit may result in a mathematical round-off error.)

### 10.2.2 Mode (DC or AC)

The ammeter is preset to DC mode, which measures only the DC component of a signal. If you want to measure the current from an AC source, change the mode to AC. When set to AC, the ammeter displays the root-mean-square (RMS) value of the alternating signal.

### 10.2.3 Connecting an Ammeter

Like a real ammeter, the simulated ammeter must be connected in series at nodes you want to measure. The negative terminal is on the side with the heavy border. If an ammeter is moved after the circuit has been simulated, activate the circuit again to get a reading.

### 10.3 Probe (LED)



The probe indicates high (on) or low (off) levels at any point in a digital circuit. It lights up or turns off as the circuit is running. You can change the color of the probe from the Choose Probe tab of the Circuit/Component Properties dialog box.

### 10.4 Lamp

U1


120V_100W
The lightbulb is an ideal, nonlinear resistive component that dissipates energy in the form of light. It has two rated values, maximum power $\left(P_{\max }\right)$ and maximum voltage $\left(V_{\max }\right) . P_{\max }$ is measured in watts, from mW to $\mathrm{kW} . V_{\max }$ is measured in volts, from mV to kV . A bulb will burn out if the voltage across it exceeds $V_{\max }$. At that point, the power dissipated in the bulb exceeds $P_{\text {max }}$.

### 10.4.1 Time-Domain and AC Frequency Models

The bulb is modeled by a resistor, $R$.

$$
\begin{array}{ll}
R=\frac{V_{\max }^{2}}{P_{\max }} & \text { if }\left|V_{a b}\right| \leq V_{\max } \\
R=\infty & \text { if }\left|V_{a b}\right|>V_{\max }
\end{array}
$$

The bulb is lit if

$$
\frac{V_{\max }}{2}<\left|V_{a b}\right| \leq V_{\max }
$$

where

$$
\begin{aligned}
& V_{\max }=\text { the maximum voltage that can be applied across the bulb } \\
& P_{\max }=\text { the maximum power that can be dissipated by the bulb. }
\end{aligned}
$$

For AC circuits, $V_{\max }$ is the peak value of the applied voltage, not its RMS value.

### 10.5 Hex Display

### 10.5.1 Seven-Segment Display



The seven-segment display actively shows its state while the circuit is running. The seven terminals (left to right, respectively) control segments a to g. By giving the proper binary-digit inputs to segments a to g , you can display decimal numbers from 0 to 9 and letters A to F .

Truth table:

| $\mathbf{a}$ | $\mathbf{b}$ | $\mathbf{c}$ | $\mathbf{d}$ | $\mathbf{e}$ | $\mathbf{f}$ | $\mathbf{g}$ | Digit displayed |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | none |
| 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 |
| 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 4 |
| 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 |
| 1 | 0 | 1 | 1 | 1 | 1 | 1 | 6 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 7 |
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| 1 | 1 | 1 | 1 | 0 | 1 | 1 | 9 |
| 1 | 1 | 1 | 0 | 1 | 1 | 1 | A |
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | b |
| 1 | 0 | 0 | 1 | 1 | 1 | 0 | C |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | d |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | E |
| 1 | 0 | 0 | 0 | 1 | 1 | 1 | F |

### 10.5.2 Decoded Seven-Segment Display

This display indicates its current state by displaying hexadecimal digits-numerals 1 to 9 and letters A to F. It is easier to use than the regular seven-segment display because it is already decoded. Each hexadecimal digit is displayed when its 4-bit binary equivalent is received as input, as shown in the truth table below.
Truth table:

| a | b | c | d | Digit displayed |
| :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 2 |
| 0 | 0 | 1 | 1 | 3 |
| 0 | 1 | 0 | 0 | 4 |
| 0 | 1 | 0 | 1 | 5 |
| 0 | 1 | 1 | 0 | 6 |
| 0 | 1 | 1 | 1 | 7 |
| 1 | 0 | 0 | 0 | 8 |
| 1 | 0 | 0 | 1 | 9 |
| 1 | 0 | 1 | 0 | A |
| 1 | 0 | 1 | 1 | b |
| 1 | 1 | 0 | 1 | C |
| 1 | 1 | 0 | 0 | d |
| 1 | 1 | 1 | 0 | E |
| 1 | 1 | 1 | 1 | F |

### 10.6 Bargraphs

### 10.6.1 The Component



This display is an array of 10 LEDs arranged side by side. This component may be used to indicate visually the rise and fall of a voltage. The voltage to be measured needs to be decoded into levels using comparators which are used to drive each individual LED.
The terminals on the left side of the display are anodes and the terminals on the right are cathodes. Each LED lights up when the turn-on current, $I_{o n}$, flows through it. You can change the voltage drop in the Value tab of the Circuit/Component Properties dialog box.

### 10.6.1.1 Bargraph Display Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Vf | Forward voltage drop | 2 | V |
| If | Forward current at which Vf is measured | 0.03 | A |
| Ion | Forward current | 0.01 | A |

### 10.6.2 Decoded Bargraph Display

This display consists of 10 LEDs arranged side by side, just like the regular bargraph display. The difference is that the decoded bargraph display already has the decoding circuitry built-in so that it only requires the voltage to be measured as an input to the display. The circuitry inside decodes the voltage and lights up the appropriate number of LEDs, depending on the voltage level.
The decoded bargraph display also offers a very high resistance to the input voltage. The minimum voltages required for the lowest LED and the highest LED are set in the Value tab
of the Circuit/Component Properties dialog box. The voltage at which each LED (from lowest to highest) lights up is given by the formula:

$$
V_{o n}=V_{l}+\frac{\left(V_{h}-V_{l}\right)}{9} *(n-1)
$$

where

$$
\mathrm{n}=1,2, \ldots, 10 \text { (the number of the LED) }
$$

Other terms in this formula are defined in the table below.

### 10.6.2.1 Decoded Bargraph Display Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $V I$ | Minimum turn-on voltage required for <br> the lowest segment | 1 | V |
| $V h$ | Minimum turn-on voltage required for <br> the highest segment | 10 | V |

### 10.7 Buzzer/Sonalert Buzzer



This component uses the computer's built-in speaker to simulate an ideal piezoelectric buzzer. A piezoelectric buzzer sounds at a specific frequency when the voltage across its terminals exceeds the set voltage.

The buzzer is simulated as a single resistor whose resistance value is dependent on the buzzer's rated voltage and the current. It beeps when the voltage across its terminals exceeds its voltage rating, $V_{\text {rated }}$.
Buzzer resistance

$$
r=\frac{V_{\text {rated }}}{i_{\text {rated }}}
$$

Beeps when

$$
V_{a b} \geq V_{\text {rated }}
$$

## Chapter 11 <br> Misc. Components

### 11.1 Crystal



This component is made of pure quartz and behaves as a quartz crystal resonator, a circular piece of quartz with electrodes plated on both sides mounted inside an evacuated enclosure. When quartz crystals are mechanically vibrated, they produce an AC voltage. Conversely, when an AC voltage is applied across the quartz crystals, they vibrate at the frequency of the applied voltage. This is known as the piezoelectric effect and quartz is an example of a piezoelectric crystal.
The piezoelectric characteristics of quartz give the crystal the characteristics of a very high Q tuned circuit. The piezoelectric effect of quartz crystal links the mechanical and electrical properties of the resonator. Electrode voltage causes mechanical movement. Likewise, mechanical displacement generates an electrode voltage.
An equivalent circuit for a crystal shows a large inductor in series with a small resistance and a capacitance. When mounted in a holder with connections, a shunt capacitance is added to the equivalent circuit. The resultant equivalent circuit means that the crystal has both a series and parallel resonant frequency very close together.
Oscillators that employ crystals, typically quartz, offer excellent oscillation frequency stabilities of 0.001 percent. Crystal oscillators are used in digital wristwatches and in clocks that do not derive their frequency reference from the AC power line. They are also used in color television sets and personal computers. In these applications, one or more "quartz crystals" control frequency or time.
Another much more efficient transducer material than quartz is PZT. This ceramic material is ferroelectric and is made up of lead and other atoms, Ti or Zr . PZT consists of randomly
oriented crystallites of varying size. The piezoelectric but not the ferroelectric property of the ceramic materials of the PZT family is made use of in transducer applications, such as ultrasonic echo ranging (sonar), medical diagnostic ultrasound and nondestructive testing system devices.

### 11.2 DC Motor



The component is a universal model of an ideal DC motor which can be used to model the behavior of a DC motor excited in parallel, in series or separately. The excitation type of the component is determined by the interconnection of the terminals between field windings (terminals 1 and 2) and armature windings (terminals 3 and 4).
To excite the DC motor in parallel, connect the positive terminal of a DC source to terminals 2 and 4 ; then connect the negative terminals of the DC source to terminals 1 and 3. To excite the DC motor in series, connect terminal 2 to terminal 3 (use a connector); then connect the positive terminal of a DC source to terminal 4 and connect the negative terminal of the DC source to terminal 1 . To excite the DC motor separately, connect a DC source to terminals 2 and 1 (positive and negative, respectively); then connect another DC source to terminals 4 and 3 (positive and negative, respectively).
Terminal 5 is the DC motor's output. The output is the motor's rpm value.
To display this value:

- attach a voltmeter to terminal 5 (connect the other side of the voltmeter to ground) and simulate
or
- attach the oscilloscope to terminal 5 and simulate (the rpm value is the voltage that appears)
or
- attach a connector to terminal 5, then choose an appropriate analysis from the Analysis menu (for example, if you choose Analysis/DC Operating Point, the rpm value is the voltage at the connector).
This component connects the electrical and mechanical parts of a servo-system. Input to the motor is electrical while output is mechanical.


### 11.2.1 Characteristic Equations

The characteristic equations of an ideal DC motor are given by:

$$
\begin{aligned}
& V_{a}=R_{a} * i_{a}+L_{a} \frac{d i_{a}}{d t}+K_{m} * i_{f} * \omega_{m} \\
& V_{f}=R_{f} * i_{f}+L_{f} \frac{d i_{f}}{d t} \\
& J \frac{d \omega_{m}}{d t}+B_{f} * \omega_{m}+T_{L}=K_{m} * i_{f} * i_{a}
\end{aligned}
$$

where

$$
\begin{aligned}
\omega_{m} & =\text { rotational speed } \\
K_{m} & =\text { EMF constant } \\
V_{a} & =\text { armature voltage } \\
V_{f} & =\text { field voltage }
\end{aligned}
$$

Other terms are defined in "DC Motor Parameters and Defaults".
The EMF constant $K_{m}$ is determined by:

$$
K_{m}=\frac{V_{a N}-I_{a N} * R_{a}}{I_{f N} * \frac{2 \pi * n_{N}}{60}}
$$

where

$$
\begin{array}{ll}
I_{f N}=\frac{V_{f N}}{R_{f}} & \text { for separately excited DC motor } \\
I_{f N}=\frac{V_{f N}}{R_{f}}=\frac{V_{a N}}{R_{f}} & \text { for parallel excited DC motor } \\
I_{f N}=\frac{V_{f N}}{R_{f}}=I_{a N} & \text { for series excited DC motor }
\end{array}
$$

### 11.2.2 DC Motor Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $R a$ | Armature resistance | 1.1 | $\Omega$ |
| $L a$ | Armature inductance | 0.001 | H |
| $R f$ | Field resistance | 128 | $\Omega$ |
| $L f$ | Field inductance | 0.001 | H |
| $B f$ | Shaft friction | 0.01 | $\mathrm{Nm} \cdot \mathrm{s} / \mathrm{rad}$ |
| $J$ | Machine rotational inertia | 0.01 | $\mathrm{~N} \cdot \mathrm{~m} \cdot \mathrm{~s}^{2} / \mathrm{rad}$ |
| nn | Rated rotational speed | 1800 | RPM |
| Van | Rated armature voltage | 115 | V |
| lan | Rated armature current | 8.8 | A |
| Vfn | Rated field voltage | 115 | V |
| $T /$ | Load torque | 0.0 | $\mathrm{~N} \cdot \mathrm{~m}$ |

### 11.3 Optocoupler



An optocoupler is a device that uses light to couple a signal from its input (a photoemitter) to its output (a photodetector).

A typical optocoupler can be found in a six-pin dual in-line package (DIP) containing both an LED and a photodetector, and a transistor Darlington pair or SCR. The wavelength response of each device is structured to be as identical as possible to permit the highest measure of coupling possible.

### 11.4 Vacuum Tube



This component behaves as a three-electrode tube consisting of an anode, cathode and plate electrode. It is often used as an amplifier in audio applications.
The vacuum tube is a voltage controlled current device, very similar in operation to an N channel FET.
As for an FET, the gain of the tube is referred to as transconductance and is defined as the change in plate current resulting from a change in grid to cathode voltage
gm $\quad=\quad$ (change in plate current) $/$ (change in grid to cathode voltage)

### 11.4.1 Characteristic Equations

The DC characteristic of the triode vacuum tube is modeled by a two-dimensional voltagecontrolled current:

$$
I_{p}= \begin{cases}K\left(\mu * V_{g k}+V_{p k}\right)^{\frac{3}{2}} & \text { for } \mu * \mathrm{~V}_{\mathrm{gk}}+\mathrm{V}_{\mathrm{pk}} \geq 0 \\ 0 & \text { for } \mu * \mathrm{~V}_{\mathrm{gk}}+\mathrm{V}_{\mathrm{pk}}<0\end{cases}
$$

where

$$
K=\frac{I_{p}}{\left(\mu * V_{g k}+V_{p k}\right)^{\frac{3}{2}}}
$$

Other items are defined in "Triode Vacuum Tube Parameters and Defaults".

### 11.4.2 Model

The dynamic characteristic of the triode vacuum tube is modeled by its DC characteristic with three capacitances (Cgk, Cpk , and Cgp ) which are associated interelectrodes.

### 11.4.3 Triode Vacuum Tube Parameters and Defaults

| Symbol | Parameter name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Vpk | Plate-cathode voltage | 250 | V |
| Vgk | Grid-cathode voltage | -20 | V |
| lp | Plate current | 0.01 | A |
| m | Amplification factor | 10 | - |
| Cgk | Grid-cathode capacitance | $2 \mathrm{e}-12$ | F |
| Cpk | Plate-cathode capacitance | $2 \mathrm{e}-12$ | F |
| Cgp | Grid-plate capacitance | $2 \mathrm{e}-12$ | F |

### 11.5 Voltage Reference



The output voltage of the Zener reference diode is set at approximately 6.9 V and requires a high voltage supply. The band-gap voltage reference diode has a significant advantage over the Zener reference diode in that it is capable of a lower minimum operating current and has a sharper knee.

The band-gap reference relies on matched transistors and is therefore easily integrated along with biasing, buffer and amplifier circuitry to give a complete reference diode.

The LM285/LM385 series are examples of micropower two-terminal band-gap voltage reference diodes. These devices are designed to operate over a wide current range of $10 \mu \mathrm{~A}$ to 20 mA .

The features of these devices include exceptionally low dynamic impedance, low noise, and stable operation over time and temperature. The low operating current make these devices suitable for micropower circuitry, such as portable instrumentation, regulators and other analog circuitry that requires extended battery life.

Note Many types of two-terminal 1.2 V voltage reference diodes offer the same performance, but are not all directly interchangeable. Minor differences in regulation voltage and in allowable or required capacitive loading may affect a circuit.

### 11.6 Voltage Regulator



The linear IC voltage regulator is a device used to hold the output voltage from a dc power supply relatively constant over a wide range of line and load variations. Most commonly used IC voltage regulators are three-terminal devices.
There are four types of IC voltage regulators: fixed positive, fixed negative, adjustable, and dual tracking. The fixed-positive and fixed-negative IC voltage regulators are designed to provide specific output voltages. The adjustable regulator can be adjusted to provide any dc output voltage within two specified limits. The dual-tracking regulator provides equal positive and negative output voltages.
The regulator input-voltage polarity must match the device's rated output polarity regardless of the type of regulator used.
IC voltage regulators are series regulators, that is, they contain internal pass transistors and transistor control components. The internal circuitry of an IC voltage regulator is similar to that of the series feedback regulator.

### 11.6.1 Input/Output Voltage Differential Rating

The input/output voltage differential rating shows the maximum difference between $V_{\text {in }}$ and $V_{\text {out }}$ that can occur without damaging an IC voltage regulator.
The differential voltage rating can be used to determine the maximum allowable value of $V_{\text {in }}$ as follows:

$$
V_{\text {in }(\max )}=V_{\text {out }(\text { adj })}+V_{d}
$$

where
$V_{\text {in(max })}=$ the maximum allowable unrectified dc input voltage
$V_{\text {out(adi) }}=$ the adjusted output voltage of the regulator

$V_{\text {d }}=$| the input/output voltage differential rating of the |
| :--- |
| regulator |

### 11.7 Voltage Suppressor



The voltage suppressor diode is a Zener diode that is capable of handling high surges. It is used as a filtering device to protect voltage-sensitive electronic devices from high energy voltage transients.
The voltage suppressor diode is connected across the AC power input line to a DC power supply. It contains two zener diodes that are connected back-to-back, making the voltage suppressor diode bi-directional. This characteristic enables it to operate in either direction to monitor under-voltage dips and over-voltage spikes of the AC input. It protects the power supply from surges by shorting out any voltages greater than the $V_{z}$ (Zener voltage) ratings of the diodes.
The voltage suppressor diode must also have extremely high power dissipation ratings because most AC power line surges contain a relatively high amount of power, in the hundreds of watts or higher. It must also be able to turn on rapidly to prevent damage to the power supply.

In DC applications, a single unidirectional voltage suppressor can be used instead of a bidirectional voltage suppressor. It is connected in shunt with the DC input and reverse biased (cathode to positive DC).

### 11.8 Boost Converter



This component is an averaging circuit model that models the averaging behavior of a step-up DC-to-DC switching converter. It is based on a unified behavioral model topology. The topology models both small-signal and large-signal characteristics of this converter power stage. The model can be used to simulate DC, AC and large-signal transient responses of switched-mode power supplies operating in both the continuous and discontinuous inductor current conduction modes (CCM and DCM, respectively).

### 11.8.1 Characteristic Equations

The averaging DC and large-signal characteristics of a Boost converter are given by the following sets of equations:

$$
\begin{aligned}
& I_{i}=I_{L L}+I_{L D}=I_{L} \\
& I_{0}=\frac{D 2}{D+D 2}\left(I_{L L}+I_{L D}\right)=\frac{D 2}{D+D 2} * I_{L}
\end{aligned}
$$

in which $I_{L L}$ is governed by:

$$
I_{L L}=\frac{1}{L} \int_{0}^{1}\left[D * V_{i}-D_{2}\left(V_{0}-V_{i}\right)\right] d t
$$

where $D=$ duty ratio of the switching device.

For the DCM:

$$
\begin{aligned}
& D_{2}=D * \frac{V_{i}}{V_{0}-V_{i}} \\
& V_{l}=0 \\
& I_{L D}=\frac{D\left(D+D_{2}\right)}{2 * L^{*} F_{s}} * V_{i}
\end{aligned}
$$

For the critical condition between the CCM and the DCM of operations:

$$
\begin{aligned}
& D_{2}=1-D \\
& I_{L D}=I_{L c r i t}=V_{i} * D * \frac{1}{2 * L^{*} F_{s}}
\end{aligned}
$$

For the CCM:

$$
\begin{aligned}
& D_{2}=1-D \\
& V_{L}=D_{i} V_{i}-D_{2}\left(V_{0}-V_{i}\right) \\
& I_{L}=I_{L c r i t}+I_{L L}
\end{aligned}
$$

The averaging behavior governed by the above equations is modeled using the built-in Multisim analog behavioral modeling components. The AC small-signal model is automatically computed inside the program.

### 11.8.2 Boost Converter Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $L$ | Filter inductance | 500 | $\mu \mathrm{H}$ |
| $R$ | Filter inductor ESR | 10 | $\mathrm{~m} \Omega$ |
| $F s$ | Switching frequency | 50 | kHz |

### 11.9 Buck Converter



This component is an averaging circuit model that models the averaging behavior of a stepdown DC-to-DC switching converter. It is based on a unified behavioral model topology. The topology models both small-signal and large-signal characteristics of this converter power stage. The model can be used to simulate DC, AC and large-signal transient responses of switched-mode power supplies, operating in both the continuous and discontinuous inductor current conduction modes (CCM and DCM, respectively).

### 11.9.1 Characteristic Equations

The averaging DC and large-signal characteristics of a Buck converter are given by the following sets of equations:

$$
\begin{aligned}
& I_{i}=\frac{D}{D+D_{2}} *\left(I_{L L}+I_{L D}\right)=\frac{D}{D+D_{2}} * I_{L} \\
& I_{o}=-\left(I_{L L}+I_{L D}\right)=-I_{L}
\end{aligned}
$$

in which $I_{L L}$ is governed by:

$$
I_{L L}=\frac{1}{L} \int_{0}^{L}\left[D\left(V_{i}-V_{o}\right)-D_{2} V_{0}\right] d t
$$

where $\mathrm{D}=$ duty ratio of the switching device.
For the DCM:

$$
\begin{aligned}
& D_{2}=D \frac{V_{i}-V_{0}}{V_{0}} \\
& V_{l}=0 \\
& I_{L D}=D\left(V_{i}-V_{0}\right) \frac{D+D_{2}}{2 * L * F_{s}}
\end{aligned}
$$

For the critical condition between the CCM and DCM of operation:

$$
\begin{aligned}
& D_{2}=1-D \\
& I_{L D}=I_{L c r i t}=\frac{V_{i}-V_{0}}{2 * L * F_{s}}
\end{aligned}
$$

For the CCM:

$$
\begin{aligned}
D_{2} & =1-D \\
V_{L} & =D\left(V_{i}-V_{0}\right)-D_{2} * V_{o} \\
I_{L} & =I_{L \text { crit }}+I_{L L}
\end{aligned}
$$

The averaging behavior governed by the above equations is modeled using the built-in Multisim analog behavioral modeling components. The AC small-signal model is automatically computed inside the program.

### 11.9.2 Buck Converter Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $L$ | Filter inductance | 500 | $\mu \mathrm{H}$ |
| $R$ | Filter inductor ESR | 5 | $\mathrm{~m} \Omega$ |
| $F s$ | Switching frequency | 50 | kHz |

### 11.10 Buck Boost Converter



This component is an averaging circuit model that models the averaging behavior of a DC-toDC switching converter. It is based on a unified behavioral model topology. The topology models both small-signal and large-signal characteristics of this converter power stage. This
behavioral model can be used to simulate $\mathrm{DC}, \mathrm{AC}$ and large-signal transient responses of a variety of switched-mode power supplies, operating in both the continuous and discontinuous inductor current condition modes (DCM and CCM, respectively).

### 11.10.1 Characteristic Equations

$$
\begin{aligned}
& I_{i}=\frac{D}{D+D_{2}} *\left(I_{L L}+I_{L D}\right)=\frac{D}{D+D_{2}} * I_{L} \\
& I_{o}=\frac{D_{2}}{D+D_{2}} *\left(I_{L L}+I_{L D}\right)=\frac{D_{2}}{D+D_{2}} * I_{L}
\end{aligned}
$$

in which $I_{L L}$ is governed by:

$$
I_{L L}=\frac{1}{L} \int_{o}^{L}\left[D * V_{i}-D_{2} * V_{o}\right] d t
$$

where $\mathrm{D}=$ duty ratio of the switching devices.
For the DCM:

$$
\begin{aligned}
& D_{2}=D \frac{V_{i}}{V_{o}} \\
& V_{L}=0 \\
& I_{L D}=\frac{D * V_{i}\left(D+D_{2}\right)}{2 * L * F_{s}}
\end{aligned}
$$

For the critical condition between the CCM and the DCM of operation:

$$
\begin{aligned}
& D_{2}=1-D \\
& I_{L D}=I_{L c r i t}=\frac{D * V_{i}}{2 * L * F_{s}}
\end{aligned}
$$

For the CCM:

$$
\begin{aligned}
D_{2} & =1-D \\
V_{L} & =D * V_{i}-D_{2} * V_{o} \\
I_{L} & =I_{L c r i t}+I_{L L}
\end{aligned}
$$

The averaging behavior governed by these equations is modeled using Multisim's built-in analog behavioral modeling components. The AC small-signal model is automatically computed.

### 11.10.2 Buck-Boost Converter Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $L$ | Filter inductance | 500 | $\mu \mathrm{H}$ |
| $R$ | Filter inductor ESR | 5 | mW |
| $F s$ | Switching frequency | 50 | kHz |

### 11.11 Fuse



This is a resistive component that protects against power surges and current overloads.
A fuse will blow (open) if the current in the circuit goes above $I_{\max }$, the maximum current rating. $I_{\text {max }}$ can have any value from mA to kA .
The fuse is modeled by a resistor, $R$.

### 11.11.1 Characteristic Equations

$$
\begin{array}{ll}
R=0 & \text { if } i_{a} \leq I_{\max } \\
R=\infty & \text { if } i_{a}>I_{\max }
\end{array}
$$

where
$i_{a}=$ current through the fuse, in amperes
$I_{\max }=$ maximum current rating of the fuse, in amperes.

For AC circuits, $I_{\max }$ is the peak value of the current, not its RMS value.

### 11.11.2 Fuse Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Imax | Maximum current | 1 | A |

### 11.12 Lossy Transmission Line



This component is a 2-port network that represents a medium, such as a wire or an interconnect, through which electrical signals pass.
The lossy model also models resistive losses in the line along with the characteristic impedance and propagation delay properties of the transmission line.
This is a two-part convolution model for single-conductor lossy transmission lines. The uniform constant-parameter distributed transmission line model can be used to model the following types of lines:

- RLC (uniform transmission lines with series loss only)
- RC (uniform RC lines)
- LC (lossless transmission lines)
- RG (distributed series and parallel conductance).


### 11.12.1 Model

The characteristic of a lossy transmission line is modeled by the Telegrapher Equations:

$$
\begin{aligned}
& \frac{\partial v}{\partial x}=-\left(L \frac{\partial i}{\partial t}+R i\right) \\
& \frac{\partial i}{\partial x}=-\left(C \frac{\partial v}{\partial t}+G v\right)
\end{aligned}
$$

with the following boundary and initial conditions:

$$
\begin{array}{llll}
v(0, t) & =v_{1}(t), & v(1, t) & =v_{2}(t) \\
i(0, t) & =i_{1}(t), & i(l, t) & =-i_{2}(t) \\
v(x, 0) & =v_{0}(x), & i(x, 0) & =i_{0}(x)
\end{array}
$$

where the transmission line stretches from x coordinates 0 to 1

| 1 | $=$ line length |
| :--- | :--- |
| $V(x, t)$ | $=$ voltage at point x at time t |
| $i(x, t)$ | $=$ current in the positive x direction at x at time t |
| $v(0, t)$ | $=$ voltage at point 0 at time t |
| $i(0, t)$ | $=$ current in the positive x direction at 0 at time t |
| $v(x, 0)$ | $=$ voltage at point x at time 0 |
| $i(x, 0)$ | $=$ current in the positive x direction at x at time 0. |

The set of equations is first transformed into a pair of coupled ordinary differential equations in x and s using the Laplace transformation. The equations are then reformulated for numerical convolution. Finally, inverse Laplace transforms are taken to return them to the time-domain form.

### 11.12.2 Lossy Transmission Line Model Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| Len | Length of the transmission line | 100 | m |
| $R t$ | Resistance per unit length | 0.1 | $\Omega$ |
| $L t$ | Inductance per unit length | $1 \mathrm{e}-06$ | H |
| $C t$ | Capacitance per unit length | $1 \mathrm{e}-12$ | F |
| $G t$ | Conductance per unit length | $1 \mathrm{e}-12$ | mho |
| $R E L$ | Breakpoint control | 1 | - |
| $A B S$ | Breakpoint control | 1 | - |

Note A lossy transmission line with zero loss can be used to model the lossless transmission line, and may be more accurate.

### 11.13 Lossless Line Type 1



This component is a 2-port network that represents a medium, such as a wire or an interconnect, through which electrical signals pass.
The lossless model is an ideal one that simulates only the characteristic impedance and propagation delay properties of the transmission line. The characteristic impedance is resistive and is equal to the square-root of $\mathrm{L} / \mathrm{C}$.
Note A lossy transmission line with zero loss can be used to model the lossless transmission line, and may be more accurate.

### 11.13.1 Model

A lossless transmission line is an LC model.
The values of L and C are given by:

$$
\begin{aligned}
& c t=\frac{t d}{Z} \\
& l t=t d^{*} Z
\end{aligned}
$$

where

$$
\begin{aligned}
c t & =\text { capacitance per unit length } \\
\text { lt } & =\text { inductance per unit length } \\
t d & =\text { propagation time delay } \\
Z & =\text { nominal impedance }
\end{aligned}
$$

The propagation time-delay may be calculated from the data-books as follows:

$$
\begin{aligned}
t d & =\left(\frac{\text { length }}{V p}\right) \\
V p & =V f * c
\end{aligned}
$$

where

| length | $=$ length of the line |
| ---: | :--- |
| $V p$ | $=$ velocity of propagation |
| $V f$ | $=$ velocity-factor |
| $c$ | $=$ speed of light |

### 11.13.2 Lossless Transmission Line Model Parameters and Defaults

| Symbol | Parameter Name | Default | Unit |
| :--- | :--- | :--- | :--- |
| $Z 0$ | Nominal impedance | 100 | $\Omega$ |
| $T d$ | Propagation time delay | $1 \mathrm{e}-09$ | s |

### 11.13.3 Lossless Line Type 2



This component is similar to lossless line type 1 .

### 11.14 Net

This is a template for building a model. It allows you to input a netlist, using from 2 to 20 pins.

### 11.15 Filters



A number of filters are included that have symbols for layout purposes. These have footprint, but no model information.

### 11.16 Miscellaneous Components



The MISC family contains footprint information for a number of components, for example, the Integrated GPS Receiver/Synthesizer shown here.
Model data is not provided.

### 11.17 PWM Controllers



This family contains footprint information for a number of components. Model data is not provided.

### 11.18 Miscellaneous Power



This family contains footprint information for a number of components. Model data is not provided.

### 11.19 Power Supply Controller

This family contains footprint information for a number of components. Model data is not provided.

### 11.20 MOSFET Driver

This family contains footprint information for a number of components. Model data is not provided.

### 11.21 Filters

This family contains footprint information for a number of components. Model data is not provided.

## Chapter RF Components

RF components are not available in all editions of Multisim.

### 12.1 RF Capacitor



RF capacitors at RF frequencies show behaviors different from the regular capacitors at low frequencies. RF capacitors at RF frequencies act as a combination of a number of transmission lines, waveguides, discontinuities, and dielectrics. The dielectric layers are usually very thin (typically $0.2 \mathrm{M} \mu \mathrm{m}$ ). The equations governing these types of capacitors follow those of transmission lines; therefore, each RF capacitor is described by inductance per unit length, resistance per unit length, shunt capacitance per unit length, and shunt conductance per unit length. Depending on the type of the technology used, practical capacitance values are in the range between several picofarads and several nanofarads. These capacitors are used for coupling or bypassing for frequencies up to approximately 20 GHz .
One type of RF capacitor is called an interdigital capacitor. Both conductors of the capacitor are in the same plane, which is the top surface of the dielectric substrate used. Each conductor, or external node of the capacitor, is structured by connecting a number of transmission lines in parallel. In other words, the planar structure uses N thin parallel conducting strips of length L , linked alternately to one or other two strips of length W running perpendicularly alongside them, and the whole structure is deposited on a substrate, often of alumina. Capacitors of this type capacitors appear to be lumped up to 3 GHz and values from 0.1 to 10 pF can be achieved. However, because of their structure, they require a relatively large area.

### 12.2 RF Inductor



From many types of RF inductors, spiral inductors provide higher inductance values and higher Qs. The spiral inductor is a technique of forming a planar inductor in a small place. The shape is described by an increasing radius with angle: i.e. $R=r / I+k \theta$
The equivalent circuit is a combination of series resistor (due to skin effect) and inductor, and shunt capacitors (due to the distance between the surface which embraces the conductor, and the ground plane). The quality of the inductor, usually noted as Q , is higher for spiral inductors than those of other types of inductors, such as the rectangular spiral.

### 12.3 RF Bipolar Transistors



Basic operation of an RF bipolar transistor is identical to that of transistors designed for low frequencies. RF transistors, however, have a higher maximum operating frequency $\left(\mathrm{W}_{\mathrm{t}}\right)$, depending on base and collector transit and charging times. To achieve this, the physical size of emitter/base/collector areas at the layout level are minimized. However, reduction in the base area is limited by the technology used to fabricate the transistor. Reduction in the collector area is limited by the maximum tolerable voltage at the collector terminal. To achieve maximum power output, the emitter periphery area should be as large as possible. Because of these limitations, a special structure for bipolar transistors is used. This structure is commonly referred to as an interdigital bipolar transistor.

### 12.4 RF MOS_3TDN



RF FETs have a different type of carrier than bipolar transistors. Only the majority carriers selected for FET should have better transport properties (such as high mobility, velocity, diffusion coefficient). For this reason, RF FETs are fabricated on n-type materials since electrons have better properties.
The two most important parameters are the gate length and width. A reduction in the gate length will improve the gain, noise figure and frequency of operation. Increasing the gate width will increase the RF power capability. That is why typical power FETs have multiple gate fingers, interconnected via air bridges, with a total width of about 400 to $1000 \mu \mathrm{~m}$.
The model parameters for RF FET transistors can be obtained using measured data for DC and RF S-parameters. The equivalent circuit model should have almost identical DC and RF S-parameters.

### 12.5 Tunnel Diode

```
D1
```

A tunnel diode is a heavily doped diode that is used in high-frequency communications circuits for applications such as amplifiers, oscillators, modulators, and demodulators. The unique operating curve of the tunnel diode is a result of the heavy doping used in the manufacturing of the diode. The tunnel diode is doped about one thousand times as heavily as standard $p n$-junction diode.
The tunnel diode is different from any other diode because of its negative-resistance region. In this area, forward voltage and current are inversely proportional. For example, an increase in forward voltage would result in a reduction in diode current.

A tunnel diode can also be used to generate a sinusoidal voltage using a DC supply and a few passive elements.

### 12.6 Strip Line



Stripline is one of the most commonly used transmission lines at microwave frequencies. Stripline is coined for ground-conductor-ground transmission line with a dielectric (normally air) in between. Due to the multiplicity of the circuit functions, substrate, technologies, and frequency bands, there is a wide range of stripline conductors. For example, microstrip lines are a special type of stripline where the upper ground is placed at infinity. Depending on the position of the stripline conductors, the shape of the conductor, and the thickness of the conductor, the equations governing the behavior of one stripline to another differ. For example, the centered stripline (often called Tri-Plate line), is a stripline where the conductance is placed symmetrically in each position (from top, bottom, left, and right). Another example is the Zero-Thickness stripline which is a very good approximation for striplines in which the thickness of the conductor is negligible compared to the distance it has from the ground planes.

## Chapter Electromechanical Components

### 13.1 Switches

Key = Space

Switches can be closed or opened (turned on or off) by pressing a key on the keyboard. You specify the key that controls the switch by typing its name in the Value tab of the component's Properties screen. For example, if you want the switch to close or open when the spacebar is pressed, type space in the Value tab, then click OK.
A list of possible key names is shown below:

| To use... | Type |
| :--- | :--- |
| letters a to z | the letter <br> $($ e.g. a) |
| Enter | enter |
| spacebar | space |

### 13.2 Supplementary Contacts



This component Family contains a variety of electromechanical switches.

### 13.3 Momentary Switches



Press the switch's key during simulation to make the switch toggle positions.

### 13.4 Line Transformer



Line Transformers are simplified transformers intended for power applications where the primary coils is connected to either 120 or 220 VAC. They will perform step up or step down functions plus several specialized functions of voltage and current measurement.

### 13.5 Coils, Relays



Multisim includes the following coils and relays:

- motor starter coil
- forward or fast starter coil
- reverse starter coil
- slow starter coil
- control relay
- time delay relay.


### 13.6 Timed Contacts



Multisim includes the following timed contacts:

- normally open timed closed
- normally open timed closed.


### 13.7 Protection Devices



Multisim includes the following protection devices

- fuse
- overload
- overload thermal
- overload magnetic
- ladder logic overload


### 13.8 Output Devices



Multisim includes the following output devices:

- light indicator
- motor
- DC motor armature
- 3 phase motor
- heater
- LED indicator
- solenoid.


### 13.9 Push Buttons

Multisim includes the following push button switches:

- N.O.
- N.C.
- N.O. \& N.C. (double circuit)
- mushroom head
- wobble stick
- illuminated.

Push button switches are momentary switches which need to be activated only for the duration during which the user manually acts on them.

### 13.10 Pilot Lights

Multisim includes the following pilot lights:

- non push-to-test
- push-to-test.


### 13.11 Terminals

Multisim includes the following terminals:

- power terminals
- control terminals N.O.
- control terminals N.C.
- coil terminals.


## Index

## Numerics

10-to-4 Priority Enc 6-17
12-In NAND w/3-state Out 6-13
12-stage Binary Counter 7-33
13-In NAND 6-13
13-input Checker/Generator 7-62
14-stage Bin Counter 7-21
1-of-10 Dec 7-26
1-of-16 Data Sel/MUX 6-18
1-of-16 Dec/DEMUX w/Input latches
4514 7-57
4515 7-58
1-of-8 Data Sel/MUX 6-19
2-bit Bin Full Adder 6-89
2-wide 4-In AND-OR-INVERTER 6-82
3 3-Input AND 6-18
3-to-8 Dec 6-14
3-to-8 line Dec/DEMUX 6-42
4000 series functions See functions
4000 series ICs 7-2
4-BCD to 10-Decimal Dec 6-70
4-bit BCD Down Counter 7-61
4-bit Bidirect Univ. Shift Reg 6-38
4-bit Bin Counter 7-13
40161 7-12
40193 7-19
4-bit Bin Down Counter 7-61
4-bit Bin Full Add 6-55
4-bit Bin Full Adder 6-93
4-bit Bin/BCD Dec Counter 7-27
4-bit Binary Counter
74xx293 6-56
74xx93 6-97
4-bit Binary Full Adder 7-5

4-bit Bistable Latches
74xx375 6-64
74xx75 6-86
74xx77 6-87
4-bit Cascadable Shift Reg w/3-state Out 6-69
4-bit Comparator 7-69
4-bit Dec Counter
40160 7-11
40162 7-13
40192 7-19
4-bit D-type Reg w/3-state Out 6-30
4-bit Mag COMP 6-94
4-bit Parallel-Access Shift Reg 6-38
4-bit Shift Register
40194 7-20
40195 7-20
4035 7-29
4-bit Shifter w/3-state Out 6-58
4-to-16 Dec/DEMUX 6-20
4-to-16 Dec/DEMUX (OC) 6-23
4-Wide 2-In AND-OR-INVERTER 7-49
4-wide AND-OR-INVERTER 6-81
5-stage Johnson Counter
4017 7-14
4018 7-17
74xx series functions See functions
7-stage Binary Counter 7-23
8-Bit Bist Latch 6-7
8-bit Latch
4099 7-51
74xx259 6-52
8-bit Parallel-Out Serial Shift Reg 6-28
8-bit Priority Enc 7-63
8-bit Shift Reg 6-95
8-bit Shift Reg (sh/ld ctrl) 6-40

8-bit Shift Reg (shl/shr ctrl) 6-39
8-bit Static Shift Reg 7-9
8-bit Static Shift Register 7-21
8-In MUX w/3-state Out 7-55
8-In NAND
4068 7-38
74xx30 6-57
8-In NOR 7-44
8-stage Serial Shift Register 7-50
8-to-3 Priority Enc 6-17
9-bit Odd/even Par GEN 6-31
9-bit odd/even parity generator/checker 6-55

## A

AC current source 1-5
AC frequency model
capacitors 2-7
inductors 2-10
AC model 4-9
AC small-signal model
bipolar junction transistors 4-5
diac 3-15
diodes 3-4
MOSFET 4-14
SCR 3-14
AC voltage source 1-4
ADC DAC 9-1
Alu/Function Generator 6-32
AM source. See amplitude modulation source ammeter
about 10-2
connecting 10-2
mode 10-2
resistance 10-2
amplifiers, wide bandwidth 5-11
amplitude modulation source 1-5
analog components
bipolar junction transistors (see also bipolar
junction transistors) 4-1
BJT arrays (see also BJT arrays) 4-10
comparator 5-9
Darlington connection (see also Darlington connection) 4-8
diac (see also diac) 3-14
diodes (see also diodes) 3-1
DMOS transistor 4-21
full-wave bridge rectifier (see also full-wave bridge rectifier) 3-10
GaAsFET (see also GaAsFET) 4-21
IGBT-IGBT 4-23
LED (Light-Emitting Diode) (see also LED) 3-8
MOSFET (see also MOSFET) 4-12
Norton opamps 5-8
opamps (see also opamps) 5-1
optocoupler 11-4
PIN diode 3-5
Schottky diode 3-12
SCR (Silicon-Controlled Rectifier) (see also SCR) 3-12
triac 3-16
triode vacuum tube (see also triode vacuum tube) 11-5
varactor diode 3-18
voltage reference 11-6
voltage regulator 11-7
voltage suppressor 11-8
voltage-controlled analog 9-2
wide bandwith amplifiers 5-11
zener diode (see also zener diode) 3-6
analog switch 9-2
AND-gated JK MS-SLV FF (pre, clr) 6-84
AND-OR-INVERTER 6-79
arrays, BJT 4-10

## B

bargraph, about 10-7
battery 1-2

BCD up/down Counter 7-53
BCD-to-Decimal Dec
74xx145 6-16
$74 \times x 445$ 6-73
$74 x \times 45$ 6-74
BCD-to-seven segment dec
$74 \times x 246$ 6-44
74xx247 6-45
$74 \times x 2486-46$
$74 \times x 249$ 6-48
74 xx 46 6-74
$74 \times x 47$ 6-76
$74 \times x 48$ 6-78
BCD-to-seven segment latch/dec
4511 7-54
4544 7-66
BCD-to-seven segment latch/dec/driver 7-64
Binary up/down Counter 7-59
bipolar junction transistors
about 4-1
AC small-signal model 4-5
characteristic equations 4-2
parameters and defaults 4-6
time-domain model 4-4
BJT arrays
about 4-10
general-purpose high-current N-P-N transistor array 4-11
general-purpose P-N-P transistor array 410
N-P-N/P-N-P transistor array 4-11
BJT. See bipolar junction transistors
BJT_NRES 4-8
boost converter 11-9
buck boost converter 11-12
buck converter 11-11
buzzer, about 10-8

## C

capacitor virtual $2-8$
capacitors about 2-5
AC frequency model 2-7
DC model 2-6
equations 2-6
RF 12-1
time-domain model 2-6
clock 1-9
coil, types of 13-3
comparator
about 5-9
parameters and defaults 5-11
COMS components
TinyLogic_2V 7-70
connecting
ammeter 10-2
voltmeter 10-2
connectors 2-1
control functions
current limiter block (see also current limiter block) 1-45
differentiator (see also differentiator) 1-38
divider (see also divider) 1-31
integrator (see also integrator) 1-40
limiter (see also limiter) 1-44
multiplier (see also multiplier) 1-29
three-way summer 1-52
transfer function block (see also transfer function block) 1-34
voltage gain block
voltage hysteresis block 1-42
voltage slew rate block 1-50
voltage-controlled limiter 1-48
controlled one-shot 1-27
coreless coil 2-20
crystal 11-1
current limiter block
about 1-45
parameters and defaults 1-47
current-controlled current source 1-10
current-controlled voltage source 1-9
customizing
nonlinear transformer 2-12

## D

Darlington connection
about 4-8
AC model 4-9
DC bias model 4-9
Data Sel/MUX 6-19
Data Sel/MUX w/3-state Out 6-49
DC bias model 4-9
DC current source 1-4
DC model
capacitors 2-6
diac 3-15
diodes 3-2
inductors 2-9
MOSFET 4-13
zener diode 3-6
DC voltage source 1-2
Decade Counter 6-55, 6-95
depletion MOSFET 4-12
diac
about 3-14
AC small-signal model 3-15
DC model 3-15
parameters and defaults 3-16
time-domain model 3-15
differentiator
about 1-38
equations 1-40
parameters and defaults 1-40
sine wave 1-38
square wave 1-39
triangle waveform 1-38
digital ground 1-2
diodes 3-1
AC small-signal model 3-4
DC model 3-2
parameters and defaults 3-4
time-domain model 3-3
Divide-by-twelve Counter 6-96
divider
about 1-31
equations 1-33
parameters and defaults 1-33
DMOS transistor 4-21
Dual 1-of-4 Dec/DEMUX
4555 7-67
4556 7-68
Dual 2-to-4 Dec/DEMUX
74xx139 6-15
74xx155 6-21
Dual 2-to-4 Dec/DEMUX (OC) 6-22
Dual 2-Wide 2-In AND-OR-INVERTER 7-47
Dual 3-In NOR and INVERTER 7-3
Dual 4-bit Binary Counter
74xx393 6-68
74xx69 6-84
Dual 4-bit latch 7-52
Dual 4-bit latches (clr) 6-11
Dual 4-bit Static Shift Reg 7-10
Dual 4-In AND
4082 7-46
74xx21 6-41
Dual 4-In NAND
4012 7-7
74xx20 6-41
74xx40 6-69
Dual 4-In NAND (OC) 6-42
Dual 4-In NOR 7-4
Dual 4-In NOR w/Strobe 6-49
Dual 4-In OR 7-40

Dual 4-input Multiplexer 7-64
Dual 4-to-1 Data Sel/MUX
74xx153 6-20
74xx352 6-59
Dual 4-to-1 Data Sel/MUX w/3-state Out 74xx253 6-50 74xx353 6-60

Dual BCD Counter 7-59
Dual Binary Counter 7-60
Dual Com Pair/Inv 7-4
Dual Data Sel/MUX w/3-state Out 6-59
Dual Div-by-2, Div-by-5 Counter 6-66
Dual D-type FF (+edge) 7-8
(pre, clr) 6-85
Dual JK FF
(+edge, pre, clr) 4027 7-25
(+edge, pre, clr) 74xx109 6-8
(clr) $74 \times x 107$ 6-7
(clr) $74 x x 73$ 6-85
(-edge, pre, clr) 6-9
(-edge, pre, com clk \& clr) 6-10
(pre, clr) 6-86
(pre, com clk \& clr) 6-87
Dual JK MS-SLV FF (-edge, pre) 6-10

## E

enhancement MOSFET 4-12
equations
bipolar junction transistors 4-2
capacitors 2-6
differentiator 1-40
divider 1-33
full-wave bridge rectifier 3-10
GaAsFET 4-22
inductors 2-9
integrator 1-41
limiter 1-45
linear transformer 2-11
multiplier 1-31
relay 2-15
resistors 2-4
three-way summer 1-53
transfer function block 1-34
triode vacuum tube 11-5
voltage gain block 1-37
Exc-3-Gray-to-Decimal Dec 6-72
Exc-3-to-Decimal Dec 6-71
exp. current source 1-26
exp. voltage source 1-24

## F

FM source. See frequency modulated source
frequency modulated source 1-6
frequency shift key modulated source 1-8
FSK source. See frequency shift key modulated source
full-wave bridge rectifier
about 3-10
characteristic equation 3-10
model 3-10
parameters and defaults 3-11
functions
4000 7-3
4001 7-3
4002 7-4
4007 7-4
4008 7-5
4010 7-6
40106 7-6
4011 7-7
4012 7-7
4013 7-8
4014 7-9
4015 7-10
40160 7-11
40161 7-12
40162 7-13
40163 7-13

| 4017 7-14 | 4077 7-43 |
| :---: | :---: |
| 40174 7-15 | 4078 7-44 |
| 40175 7-16 | 4081 7-45 |
| 4018 7-17 | 4082 7-46 |
| 4019 7-18 | 4085 7-47 |
| 40192 7-19 | 4086 7-49 |
| 40193 7-19 | 4093 7-49 |
| 40194 7-20 | 4094 7-50 |
| 40195 7-20 | 4099 7-51 |
| 4020 7-21 | 4502 7-51 |
| 4021 7-21 | 4503 7-52 |
| 4023 7-22 | 4508 7-52 |
| 4024 7-23 | 4510 7-53 |
| 40240 7-23 | 4511 7-54 |
| 40244 7-24 | 4512 7-55 |
| 40245 7-24 | 4514 7-57 |
| 4025 7-24 | 4515 7-58 |
| 4027 7-25 | 4516 7-59 |
| 4028 7-26 | 4518 7-59 |
| 4029 7-27 | 4519 7-60 |
| 4030 7-28 | 4520 7-60 |
| 4032 7-29 | 4522 7-61 |
| 4035 7-29 | 4526 7-61 |
| 40373 7-31 | 4531 7-62 |
| 40374 7-32 | 4532 7-63 |
| 4038 7-32 | 4539 7-64 |
| 4040 7-33 | 4543 7-64 |
| 4041 7-33 | 4544 7-66 |
| 4042 7-34 | 4555 7-67 |
| 4043 7-35 | 4556 7-68 |
| 4044 7-35 | 4585 7-69 |
| 4049 7-36 | $74 \times x 00$ 6-2 |
| 4050 7-36 | $74 \times x 01$ 6-3 |
| 4066 7-37 | $74 \times x 02$ 6-3 |
| 4068 7-38 | $74 \times x 03$ 6-3 |
| 4069 7-38 | $74 \times x 04$ 6-4 |
| 4070 7-39 | $74 \times x 05$ 6-4 |
| 4071 7-39 | $74 \times x 06$ 6-5 |
| 4072 7-40 | $74 \times x 07$ 6-5 |
| 4073 7-41 | $74 \times x 08$ 6-5 |
| 4075 7-42 | $74 \times x 09$ 6-6 |
| 4076 7-43 | 74xx10 6-6 |

$74 x x 1006-7$
$74 \times x 107$ 6-7
$74 \times x 1096-8$
$74 x x 11$ 6-8
$74 \times x 1126-9$
$74 \times x 1136-10$
74xx114 6-10
$74 \times x 116$ 6-11
74xx12 6-11
$74 \times x 125$ 6-12
74xx126 6-12
$74 \times x 132$ 6-13
$74 \times x 133$ 6-13
$74 \times x 134$ 6-13
$74 \times x 135$ 6-14
$74 \times x 136$ 6-14
$74 \times x 138$ 6-14
74xx139 6-15
74xx14 6-15
74xx145 6-16
$74 x \times 147$ 6-17
74xx148 6-17
$74 \times x 15$ 6-18
74xx150 6-18
$74 \times x 151$ 6-19
74xx152 6-19
74xx153 6-20
74xx154 6-20
74xx155 6-21
$74 \times x 156$ 6-22
$74 \times x 157$ 6-22
74xx158 6-23
$74 \times x 1596-23$
$74 x x 16$ 6-24
$74 \times x 1606-25$
74xx161 6-25
$74 x \times 162$ 6-26
$74 x \times 163$ 6-27
74xx164 6-28
$74 x \times 165$ 6-28
$74 x \times 166$ 6-29
74xx169 6-29

74xx17 6-30
$74 x \times 173$ 6-30
74xx174 6-30
$74 x \times 175$ 6-31
$74 x \times 180$ 6-31
$74 x \times 181$ 6-32
$74 x \times 182$ 6-33
$74 \times x 1906-35$
$74 \times x 1916-36$
$74 \times x 1926-36$
74xx193 6-37
$74 \times x 194$ 6-38
$74 x x 1956-38$
$74 x \times 198$ 6-39
74xx199 6-40
74xx20 6-41
74xx21 6-41
74xx22 6-42
$74 x x 238$ 6-42
74xx240 6-43
$74 x \times 241$ 6-43
$74 \times x 244$ 6-43
74xx246 6-44
$74 x \times 247$ 6-45
$74 x \times 248$ 6-46
74xx249 6-48
74xx25 6-49
74xx251 6-49
74xx253 6-50
74xx257 6-51
74xx258 6-51
74xx259 6-52
74xx26 6-52
$74 x \times 266$ 6-52
74xx27 6-53
74xx273 6-54
74xx279 6-54
74xx28 6-54
$74 \times x 2806-55$
74xx283 6-55
$74 \times x 2906-55$
74xx293 6-56

74xx298 6-56
74xx30 6-57
$74 x x 32$ 6-57
74xx33 6-58
74xx350 6-58
74xx351 6-59
74xx352 6-59
74xx353 6-60
74xx365 6-60
74xx366 6-61
74xx367 6-61
74xx368 6-62
$74 x \times 37$ 6-62
$74 \times x 373$ 6-63
74xx374 6-63
74xx375 6-64
$74 x x 377$ 6-64
74xx378 6-65
74xx379 6-65
74xx38 6-65
74xx39 6-66
$74 \times x 3906-66$
74xx393 6-68
74xx395 6-69
$74 x \times 406-69$
74xx42 6-70
74xx43 6-71
74xx44 6-72
$74 x x 445$ 6-73
$74 x x 45$ 6-74
$74 x x 46$ 6-74
74xx465 6-76
$74 x x 466$ 6-76
74xx47 6-76
$74 x x 48$ 6-78
74xx51 6-79
74xx54 6-81
$74 x x 55$ 6-82
74xx69 6-84
74xx72 6-84
74xx73 6-85
74xx74 6-85

74xx75 6-86
74xx76 6-86
$74 x x 77$ 6-87
74xx78 6-87
74xx82 6-89
74xx83 6-93
74xx85 6-94
74xx86 6-94
$74 x x 90$ 6-95
$74 x x 91$ 6-95
$74 x x 92$ 6-96
74xx93 6-97
fuse $11-14$

## G

GaAsFET
about 4-21
equations 4-22
parameters and defaults 4-23
gain. See voltage gain block
gaussian white noise 1-55
general-purpose high-current N-P-N transistor
array 4-11
general-purpose P-N-P transistor array 4-10
generator
sine wave 1-11
square wave 1-9
triangle wave 1-15
ground 1-1

## H

Hex BUFFER
4010 7-6
4050 7-36
Hex BUFFER (OC)
74xx07 6-5
74xx17 6-30
Hex Buffer/Driver w/3-state
74xx365 6-60

74xx367 6-61
hex display
about 10-4
Hex D-type
Flip-flop 7-15
Hex D-type FF
(clr) 6-30
w/en 6-65
Hex INVERTER
(OC) $74 x x 05$ 6-4
(OC) 74xx16 6-24
(Schmitt) 40106 7-6
(Schmitt) 74xx14 6-15
4049 7-36
4069 7-38
74xx04 6-4
Buffer/Driver w/3-state, 74xx366 6-61
Buffer/Driver w/3-state, 74xx368 6-62
Hex INVERTER (OC) 6-5
hysteresis block
about 1-42
parameters and defaults 1-43

## I

IBEW components
coils 13-3
output devices 13-4
pilot lights 13-5
protection devices 13-4
relays 13-3
switches 2-2
timed contacts 13-3
IGBT-IGBT 4-23
inductor virtual 2-10
inductors
about 2-8
AC frequency model 2-10
DC model 2-9
equations 2-9
time-domain model 2-9
instruments
ammeter 10-2
bargraph 10-7
buzzer 10-8
hex display 10-4
lamp 10-3
probe 10-3
voltmeter 10-1
integrator
about 1-40
equations 1-41
parameters and defaults 1-42

## J

JFET_N 4-18
johnson noise 1-55

## L

lamp
about 10-3
LED
about 3-8
parameters and defaults 3-9
limiter
about 1-44
equations 1-45
parameters and defaults 1-45
line transformer 13-2
linear transformer
about 2-11
equations 2-11
parameters and defaults 2-12
Look-ahead Carry GEN 6-33
lossless line type 1 11-17
lossless line type 2 11-19
Lossless transmission line
parameters and default values 11-19
lossy transmission line 11-15

## M

magnetic core 2-19
magnetic relay 2-14
misc. digital components
line driver 8-12
line receiver 8-12
line transceiver 8-13
VHDL 8-10
mode
ammeter 10-2
voltmeter 10-1
model
full-wave bridge rectifier 3-10
relay 2-14
SCR 3-13
triode vacuum tube 11-6
model parameters
opamps 5-1
mono stable 9-4
MOSFET
about 4-12
AC small-signal model 4-14
DC model 4-13
depletion 4-12
enhancement 4-12
parameters and defaults 4-15
time-domain model 4-14
motor 11-2
multiplier
about 1-29
equations 1-31
parameters and defaults 1-31
Multivibrators 9-6

## N

net 11-19
nonlinear dependent source 1-26
nonlinear transformer
about 2-12
customizing 2-12
parameters and defaults 2-13
Norton opamps 5-8
N-P-N/P-N-P transistor array 4-11

## 0

Octal BUFFER w/3-state Out 6-43
74xx240 6-43
74xx244 6-43
74xx465 6-76
74xx466 6-76
Octal Bus Transceiver 7-24
Octal D-type
FF 6-54
FF (+edge) 6-63
FF w/en 6-64
Flip-flop 7-32
Transparent Latches 6-63
Octal Inv Buffer 7-23
Octal Non-inv Buffer 7-24
Octal Trans Latch 7-31
opamps
3-terminal
about 5-3
5-terminal
interstage 5-7
output stage 5-7
about 5-1
ideal model 5-1
model parameters 5-1
optocoupler 11-4
oscillator
voltage-controlled sine wave 1-11
voltage-controlled square wave 1-13
voltage-controlled triangle wave 1-15
output device, types of 13-4

## P

Parallel-load 8-bit Shift Reg
$74 \times x 165$ 6-28
$74 \times x 166$ 6-29
parameters and defaults
bipolar junction transistors 4-6
comparator 5-11
current limiter block 1-47
diac 3-16
differentiator 1-40
diodes 3-4
divider 1-33
full-wave bridge rectifier 3-11
GaAsFET 4-23
integrator 1-42
LED 3-9
limiter 1-45
linear transformer 2-12
MOSFET 4-15
multipliers 1-31
nonlinear transformer 2-13
opamps 5-1
SCR 3-14
three-way summer 1-54
transfer function block 1-35
triode vacuum tube 11-6
voltage gain block 1-37
voltage hysteresis block 1-43
voltage slew rate block 1-51
voltage-controlled limiter 1-49
zener diode 3-7
passive components
capacitors (see also capacitors) 2-5
crystal 11-1
inductors (see also inductors) 2-8
linear transformer (see also linear transformer) 2-11
nonlinear transformer (see also nonlinear transformer) 2-12
relay (see also relay) 2-14
resistors (see also resistors) 2-3
piecewise linear current source 1-21
piecewise linear voltage source 1-18
pilot light, types of 13-5
PIN diode 3-5
PLL 9-4
polynomial source 1-23
potentiometer 1-11, 2-17
probe
about 10-3
protection device, types of 13-4
pullup 2-18
pulse current source 1-23
pulse voltage source 1-21
push button switch 13-5
PWL source. See piecewise linear source

## Q

Quad 2-In AND
(OC) 74xx09 6-6
4081 7-45
74xx08 6-5
Quad 2-in Exc-OR gate 6-14
Quad 2-In MUX 6-56, 7-18
Quad 2-In NAND
(Ls-OC) 74xx03 6-3
(OC) 74xx26 6-52
(OC) $74 \times x 38$ 6-65
(OC) 74xx39 6-66
(Schmitt) 4093 7-49
(Schmitt) 74xx132 6-13
4011 7-7
74xx00 6-2
$74 \times x 01$ 6-3
$74 \times x 37$ 6-62
Quad 2-In NOR
(OC) 74xx33 6-58
4001 7-3
74xx02 6-3
$74 \times x 28$ 6-54
Quad 2-In OR
4071 7-39
$74 \times x 326-57$
Quad 2-In XNOR
(OC) 74xx266 6-52
4077 7-43
Quad 2-In XOR
4030 7-28
4070 7-39
74xx86 6-94
Quad 2-to-1 Data Sel/MUX 6-22, 6-23
Quad 2-to-1 line Data Sel/MUX
$74 \times x 257$ 6-51
74xx258 6-51
Quad Analog Switches 7-37
Quad bus BUFFER w/3-state Out 6-12
Quad D-latch 7-34
Quad D-type
FF (clr) 6-31
FF w/en 6-65
Flip-flop 7-16
Reg w/3-state Out 7-43
Quad Ex-OR/NOR Gate 6-14
Quad Multiplexer 7-60
Quad RS latch w/3-state Out 7-35
Quad SR latches 6-54
Quad True/Complement BUFFER 7-33

## R

relay
about 2-14
equations 2-15
model 2-14
types of 13-3
resistance
about 2-4
ammeter 10-2
voltmeter 10-1
resistors
about 2-3
equations 2-4
virtual 2-5
RF BJT_NPN 12-2
RF capacitor 12-1
RF inductor 12-2
RF MOS_3TDN 12-3
rpack 2-18

## S

Schottky diode 3-12
SCR
about 3-12
AC small-signal model 3-14
model 3-13
parameters and defaults 3-14
time-domain model 3-13
sensing switches 13-1
sine wave 1-38
sine wave generator 1-11
source
AC current 1-5
AC voltage 1-4
amplitude modulation 1-5
current-controlled current 1-10
current-controlled voltage 1-9
DC current 1-4
DC voltage 1-2
exp. current 1-26
exp. voltage 1-24
frequency modulated 1-6
frequency shift key modulated 1-8
nonlinear dependent 1-26
piecewise linear current 1-21
piecewise linear voltage source 1-18
polynomial 1-23
pulse current 1-23
pulse voltage 1-21
Vcc voltage 1-3
voltage-controlled current 1-10
voltage-controlled piecewise linear 1-16
voltage-controlled voltage 1-9
square wave 1-39
square wave generator 1-9
strip line 12-4
Strobed hex INVERTER 7-51
summer, three-way 1-52
switch
push button 13-5
types of 2-2
Sync 4-bit Bin Counter 6-25
Sync 4-bit Bin Up/down Counter 6-37
Sync 4-bit Binary Counter 6-27
Sync 4-bit Decade Counter 6-26
Sync 4-bit Decade Counter (clr) 6-25
Sync 4-bit up/down Binary Counter 6-29
Sync 4-bit up/down Counter 6-36
Sync BCD Up/down Counter 6-35, 6-36

## T

terminal, types of 13-5
thermal noise 1-55
three-way summer
about 1-52
equations 1-53
parameters and defaults 1-54
timed contact, types of 13-3
time-domain model
bipolar junction transistors 4-4
capacitors 2-6
diac 3-15
diodes 3-3
inductors 2-9
MOSFET 4-14
SCR 3-13
timer 9-3
transfer function block
about 1-34
equations 1-34
parameters and defaults 1-35
transformer
linear 2-11
nonlinear 2-12
Tri 3-In AND
4073 7-41
74xx11 6-8
Tri 3-In NAND
(OC) 74xx12 6-11
4023 7-22
74xx10 6-6
Tri 3-In NOR
4025 7-24
$74 x x 27$ 6-53
Tri 3-In OR 7-42
triac 3-16
triangle wave generator 1-15
triangle waveform 1-38
triode vacuum tube
about 11-5
equations 11-5
model 11-6
parameters and defaults 11-6
Triple Serial Adder
4032 7-29
4038 7-32
Tri-state hex BUFFER w/Strobe 7-52
TTL components 6-1
tunnel diode 12-3

## V

varactor diode 3-18
variable capacitor 2-15
variable inductor 2-16
Vcc voltage source 1-3
voltage
gain 1-9
voltage differentiator. See differentiator voltage gain block
about 1-36
equations ..... 1-37
parameters and defaults ..... 1-37
voltage hysteresis block
about ..... 1-42
parameters and defaults ..... 1-43
voltage integrator. See integrator
voltage limiter. See limiter
voltage reference ..... 11-6
voltage regulator ..... 11-7
voltage slew rate block
about ..... 1-50
parameters and defaults ..... 1-51
voltage suppressor ..... 11-8
voltage-controlled analog ..... 9-2
voltage-controlled current source ..... 1-10
voltage-controlled limiter
about ..... 1-48
parameters and defaults ..... 1-49
voltage-controlled piecewise linear source ..... 1-16
voltage-controlled sine wave oscillator ..... 1-11
voltage-controlled square wave oscillator ..... 1-13
voltage-controlled triangle wave oscillator ..... 1-15
voltage-controlled voltage source ..... 1-9
voltmeter
about 10-1
connecting ..... 10-2
mode ..... 10-1
resistance ..... 10-1
W
white noise ..... 1-55
wide bandwidth amplifiers ..... 5-11

## Z

zener diode
about 3-6
DC model ..... 3-6
parameters and defaults 3-7

## Technical Support and Professional Services

Visit the following sections of the National Instruments Web site at ni. com for technical support and professional services:

- Support-Online technical support resources at ni.com/support include the following:
- Self-Help Resources-For answers and solutions, visit the award-winning National Instruments Web site for software drivers and updates, a searchable KnowledgeBase, product manuals, step-by-step troubleshooting wizards, thousands of example programs, tutorials, application notes, instrument drivers, and so on.
- Free Technical Support-All registered users receive free Basic Service, which includes access to hundreds of Application Engineers worldwide in the NI Developer Exchange at ni. com/exchange. National Instruments Application Engineers make sure every question receives an answer.

For information about other technical support options in your area, visit ni.com/services or contact your local office at ni.com/contact.

- Training and Certification-Visit ni.com/training for self-paced training, eLearning virtual classrooms, interactive CDs, and Certification program information. You also can register for instructor-led, hands-on courses at locations around the world.
- System Integration-If you have time constraints, limited in-house technical resources, or other project challenges, National Instruments Alliance Partner members can help. To learn more, call your local NI office or visit ni.com/alliance.

If you searched ni. com and could not find the answers you need, contact your local office or NI corporate headquarters. Phone numbers for our worldwide offices are listed at the front of this manual. You also can visit the Worldwide Offices section of ni . com/niglobal to access the branch office Web sites, which provide up-to-date contact information, support phone numbers, email addresses, and current events.


[^0]:    $1=$ HIGH state (the more positive voltage)
    $0=$ LOW state (the less positive voltage)
    $\mathrm{X}=$ state is immaterial
    $=$ positive-going transition
    $=$ negative-going transition
    $Z=$ high impedance off state

[^1]:    $1=$ HIGH state (the more positive voltage)
    $0=$ LOW state (the less positive voltage)
    $X=$ state is immaterial

